The official Mbed 2 C/C++ SDK provides the software platform and libraries to build your applications.
Dependents: hello SerialTestv11 SerialTestv12 Sierpinski ... more
mbed 2
This is the mbed 2 library. If you'd like to learn about Mbed OS please see the mbed-os docs.
TARGET_NUCLEO_L4R5ZI_P/TOOLCHAIN_IAR/stm32l4xx_hal_dac.h@172:65be27845400, 2019-02-20 (annotated)
- Committer:
- AnnaBridge
- Date:
- Wed Feb 20 20:53:29 2019 +0000
- Revision:
- 172:65be27845400
mbed library release version 165
Who changed what in which revision?
User | Revision | Line number | New contents of line |
---|---|---|---|
AnnaBridge | 172:65be27845400 | 1 | /** |
AnnaBridge | 172:65be27845400 | 2 | ****************************************************************************** |
AnnaBridge | 172:65be27845400 | 3 | * @file stm32l4xx_hal_dac.h |
AnnaBridge | 172:65be27845400 | 4 | * @author MCD Application Team |
AnnaBridge | 172:65be27845400 | 5 | * @brief Header file of DAC HAL module. |
AnnaBridge | 172:65be27845400 | 6 | ****************************************************************************** |
AnnaBridge | 172:65be27845400 | 7 | * @attention |
AnnaBridge | 172:65be27845400 | 8 | * |
AnnaBridge | 172:65be27845400 | 9 | * <h2><center>© COPYRIGHT(c) 2016 STMicroelectronics</center></h2> |
AnnaBridge | 172:65be27845400 | 10 | * |
AnnaBridge | 172:65be27845400 | 11 | * Redistribution and use in source and binary forms, with or without modification, |
AnnaBridge | 172:65be27845400 | 12 | * are permitted provided that the following conditions are met: |
AnnaBridge | 172:65be27845400 | 13 | * 1. Redistributions of source code must retain the above copyright notice, |
AnnaBridge | 172:65be27845400 | 14 | * this list of conditions and the following disclaimer. |
AnnaBridge | 172:65be27845400 | 15 | * 2. Redistributions in binary form must reproduce the above copyright notice, |
AnnaBridge | 172:65be27845400 | 16 | * this list of conditions and the following disclaimer in the documentation |
AnnaBridge | 172:65be27845400 | 17 | * and/or other materials provided with the distribution. |
AnnaBridge | 172:65be27845400 | 18 | * 3. Neither the name of STMicroelectronics nor the names of its contributors |
AnnaBridge | 172:65be27845400 | 19 | * may be used to endorse or promote products derived from this software |
AnnaBridge | 172:65be27845400 | 20 | * without specific prior written permission. |
AnnaBridge | 172:65be27845400 | 21 | * |
AnnaBridge | 172:65be27845400 | 22 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" |
AnnaBridge | 172:65be27845400 | 23 | * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE |
AnnaBridge | 172:65be27845400 | 24 | * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE |
AnnaBridge | 172:65be27845400 | 25 | * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE |
AnnaBridge | 172:65be27845400 | 26 | * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL |
AnnaBridge | 172:65be27845400 | 27 | * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR |
AnnaBridge | 172:65be27845400 | 28 | * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER |
AnnaBridge | 172:65be27845400 | 29 | * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, |
AnnaBridge | 172:65be27845400 | 30 | * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE |
AnnaBridge | 172:65be27845400 | 31 | * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
AnnaBridge | 172:65be27845400 | 32 | * |
AnnaBridge | 172:65be27845400 | 33 | ****************************************************************************** |
AnnaBridge | 172:65be27845400 | 34 | */ |
AnnaBridge | 172:65be27845400 | 35 | |
AnnaBridge | 172:65be27845400 | 36 | /* Define to prevent recursive inclusion -------------------------------------*/ |
AnnaBridge | 172:65be27845400 | 37 | #ifndef __STM32L4xx_HAL_DAC_H |
AnnaBridge | 172:65be27845400 | 38 | #define __STM32L4xx_HAL_DAC_H |
AnnaBridge | 172:65be27845400 | 39 | |
AnnaBridge | 172:65be27845400 | 40 | #ifdef __cplusplus |
AnnaBridge | 172:65be27845400 | 41 | extern "C" { |
AnnaBridge | 172:65be27845400 | 42 | #endif |
AnnaBridge | 172:65be27845400 | 43 | |
AnnaBridge | 172:65be27845400 | 44 | |
AnnaBridge | 172:65be27845400 | 45 | /* Includes ------------------------------------------------------------------*/ |
AnnaBridge | 172:65be27845400 | 46 | #include "stm32l4xx_hal_def.h" |
AnnaBridge | 172:65be27845400 | 47 | |
AnnaBridge | 172:65be27845400 | 48 | /** @addtogroup STM32L4xx_HAL_Driver |
AnnaBridge | 172:65be27845400 | 49 | * @{ |
AnnaBridge | 172:65be27845400 | 50 | */ |
AnnaBridge | 172:65be27845400 | 51 | |
AnnaBridge | 172:65be27845400 | 52 | /** @addtogroup DAC |
AnnaBridge | 172:65be27845400 | 53 | * @{ |
AnnaBridge | 172:65be27845400 | 54 | */ |
AnnaBridge | 172:65be27845400 | 55 | |
AnnaBridge | 172:65be27845400 | 56 | /* Exported types ------------------------------------------------------------*/ |
AnnaBridge | 172:65be27845400 | 57 | |
AnnaBridge | 172:65be27845400 | 58 | /** @defgroup DAC_Exported_Types DAC Exported Types |
AnnaBridge | 172:65be27845400 | 59 | * @{ |
AnnaBridge | 172:65be27845400 | 60 | */ |
AnnaBridge | 172:65be27845400 | 61 | |
AnnaBridge | 172:65be27845400 | 62 | /** |
AnnaBridge | 172:65be27845400 | 63 | * @brief HAL State structures definition |
AnnaBridge | 172:65be27845400 | 64 | */ |
AnnaBridge | 172:65be27845400 | 65 | typedef enum |
AnnaBridge | 172:65be27845400 | 66 | { |
AnnaBridge | 172:65be27845400 | 67 | HAL_DAC_STATE_RESET = 0x00, /*!< DAC not yet initialized or disabled */ |
AnnaBridge | 172:65be27845400 | 68 | HAL_DAC_STATE_READY = 0x01, /*!< DAC initialized and ready for use */ |
AnnaBridge | 172:65be27845400 | 69 | HAL_DAC_STATE_BUSY = 0x02, /*!< DAC internal processing is ongoing */ |
AnnaBridge | 172:65be27845400 | 70 | HAL_DAC_STATE_TIMEOUT = 0x03, /*!< DAC timeout state */ |
AnnaBridge | 172:65be27845400 | 71 | HAL_DAC_STATE_ERROR = 0x04 /*!< DAC error state */ |
AnnaBridge | 172:65be27845400 | 72 | |
AnnaBridge | 172:65be27845400 | 73 | }HAL_DAC_StateTypeDef; |
AnnaBridge | 172:65be27845400 | 74 | |
AnnaBridge | 172:65be27845400 | 75 | /** |
AnnaBridge | 172:65be27845400 | 76 | * @brief DAC handle Structure definition |
AnnaBridge | 172:65be27845400 | 77 | */ |
AnnaBridge | 172:65be27845400 | 78 | typedef struct |
AnnaBridge | 172:65be27845400 | 79 | { |
AnnaBridge | 172:65be27845400 | 80 | DAC_TypeDef *Instance; /*!< Register base address */ |
AnnaBridge | 172:65be27845400 | 81 | |
AnnaBridge | 172:65be27845400 | 82 | __IO HAL_DAC_StateTypeDef State; /*!< DAC communication state */ |
AnnaBridge | 172:65be27845400 | 83 | |
AnnaBridge | 172:65be27845400 | 84 | HAL_LockTypeDef Lock; /*!< DAC locking object */ |
AnnaBridge | 172:65be27845400 | 85 | |
AnnaBridge | 172:65be27845400 | 86 | DMA_HandleTypeDef *DMA_Handle1; /*!< Pointer DMA handler for channel 1 */ |
AnnaBridge | 172:65be27845400 | 87 | |
AnnaBridge | 172:65be27845400 | 88 | DMA_HandleTypeDef *DMA_Handle2; /*!< Pointer DMA handler for channel 2 */ |
AnnaBridge | 172:65be27845400 | 89 | |
AnnaBridge | 172:65be27845400 | 90 | __IO uint32_t ErrorCode; /*!< DAC Error code */ |
AnnaBridge | 172:65be27845400 | 91 | |
AnnaBridge | 172:65be27845400 | 92 | }DAC_HandleTypeDef; |
AnnaBridge | 172:65be27845400 | 93 | |
AnnaBridge | 172:65be27845400 | 94 | /** |
AnnaBridge | 172:65be27845400 | 95 | * @brief DAC Configuration sample and hold Channel structure definition |
AnnaBridge | 172:65be27845400 | 96 | */ |
AnnaBridge | 172:65be27845400 | 97 | typedef struct |
AnnaBridge | 172:65be27845400 | 98 | { |
AnnaBridge | 172:65be27845400 | 99 | uint32_t DAC_SampleTime ; /*!< Specifies the Sample time for the selected channel. |
AnnaBridge | 172:65be27845400 | 100 | This parameter applies when DAC_SampleAndHold is DAC_SAMPLEANDHOLD_ENABLE. |
AnnaBridge | 172:65be27845400 | 101 | This parameter must be a number between Min_Data = 0 and Max_Data = 1023 */ |
AnnaBridge | 172:65be27845400 | 102 | |
AnnaBridge | 172:65be27845400 | 103 | uint32_t DAC_HoldTime ; /*!< Specifies the hold time for the selected channel |
AnnaBridge | 172:65be27845400 | 104 | This parameter applies when DAC_SampleAndHold is DAC_SAMPLEANDHOLD_ENABLE. |
AnnaBridge | 172:65be27845400 | 105 | This parameter must be a number between Min_Data = 0 and Max_Data = 1023 */ |
AnnaBridge | 172:65be27845400 | 106 | |
AnnaBridge | 172:65be27845400 | 107 | uint32_t DAC_RefreshTime ; /*!< Specifies the refresh time for the selected channel |
AnnaBridge | 172:65be27845400 | 108 | This parameter applies when DAC_SampleAndHold is DAC_SAMPLEANDHOLD_ENABLE. |
AnnaBridge | 172:65be27845400 | 109 | This parameter must be a number between Min_Data = 0 and Max_Data = 255 */ |
AnnaBridge | 172:65be27845400 | 110 | } |
AnnaBridge | 172:65be27845400 | 111 | DAC_SampleAndHoldConfTypeDef; |
AnnaBridge | 172:65be27845400 | 112 | |
AnnaBridge | 172:65be27845400 | 113 | /** |
AnnaBridge | 172:65be27845400 | 114 | * @brief DAC Configuration regular Channel structure definition |
AnnaBridge | 172:65be27845400 | 115 | */ |
AnnaBridge | 172:65be27845400 | 116 | typedef struct |
AnnaBridge | 172:65be27845400 | 117 | { |
AnnaBridge | 172:65be27845400 | 118 | #if defined (STM32L4R5xx) || defined (STM32L4R7xx) || defined (STM32L4R9xx) || defined (STM32L4S5xx) || defined (STM32L4S7xx) || defined(STM32L4S9xx) |
AnnaBridge | 172:65be27845400 | 119 | uint32_t DAC_HighFrequency; /*!< Specifies the frequency interface mode |
AnnaBridge | 172:65be27845400 | 120 | This parameter can be a value of @ref DAC_HighFrequency */ |
AnnaBridge | 172:65be27845400 | 121 | #endif /* STM32L4R5xx STM32L4R7xx STM32L4R9xx STM32L4S5xx STM32L4S7xx STM32L4S9xx */ |
AnnaBridge | 172:65be27845400 | 122 | |
AnnaBridge | 172:65be27845400 | 123 | uint32_t DAC_SampleAndHold; /*!< Specifies whether the DAC mode. |
AnnaBridge | 172:65be27845400 | 124 | This parameter can be a value of @ref DAC_SampleAndHold */ |
AnnaBridge | 172:65be27845400 | 125 | |
AnnaBridge | 172:65be27845400 | 126 | uint32_t DAC_Trigger; /*!< Specifies the external trigger for the selected DAC channel. |
AnnaBridge | 172:65be27845400 | 127 | This parameter can be a value of @ref DAC_trigger_selection */ |
AnnaBridge | 172:65be27845400 | 128 | |
AnnaBridge | 172:65be27845400 | 129 | uint32_t DAC_OutputBuffer; /*!< Specifies whether the DAC channel output buffer is enabled or disabled. |
AnnaBridge | 172:65be27845400 | 130 | This parameter can be a value of @ref DAC_output_buffer */ |
AnnaBridge | 172:65be27845400 | 131 | |
AnnaBridge | 172:65be27845400 | 132 | uint32_t DAC_ConnectOnChipPeripheral ; /*!< Specifies whether the DAC output is connected or not to on chip peripheral . |
AnnaBridge | 172:65be27845400 | 133 | This parameter can be a value of @ref DAC_ConnectOnChipPeripheral */ |
AnnaBridge | 172:65be27845400 | 134 | |
AnnaBridge | 172:65be27845400 | 135 | uint32_t DAC_UserTrimming; /*!< Specifies the trimming mode |
AnnaBridge | 172:65be27845400 | 136 | This parameter must be a value of @ref DAC_UserTrimming |
AnnaBridge | 172:65be27845400 | 137 | DAC_UserTrimming is either factory or user trimming */ |
AnnaBridge | 172:65be27845400 | 138 | |
AnnaBridge | 172:65be27845400 | 139 | uint32_t DAC_TrimmingValue; /*!< Specifies the offset trimming value |
AnnaBridge | 172:65be27845400 | 140 | i.e. when DAC_SampleAndHold is DAC_TRIMMING_USER. |
AnnaBridge | 172:65be27845400 | 141 | This parameter must be a number between Min_Data = 1 and Max_Data = 31 */ |
AnnaBridge | 172:65be27845400 | 142 | |
AnnaBridge | 172:65be27845400 | 143 | DAC_SampleAndHoldConfTypeDef DAC_SampleAndHoldConfig; /*!< Sample and Hold settings */ |
AnnaBridge | 172:65be27845400 | 144 | |
AnnaBridge | 172:65be27845400 | 145 | }DAC_ChannelConfTypeDef; |
AnnaBridge | 172:65be27845400 | 146 | |
AnnaBridge | 172:65be27845400 | 147 | /** |
AnnaBridge | 172:65be27845400 | 148 | * @} |
AnnaBridge | 172:65be27845400 | 149 | */ |
AnnaBridge | 172:65be27845400 | 150 | |
AnnaBridge | 172:65be27845400 | 151 | /* Exported constants --------------------------------------------------------*/ |
AnnaBridge | 172:65be27845400 | 152 | |
AnnaBridge | 172:65be27845400 | 153 | /** @defgroup DAC_Exported_Constants DAC Exported Constants |
AnnaBridge | 172:65be27845400 | 154 | * @{ |
AnnaBridge | 172:65be27845400 | 155 | */ |
AnnaBridge | 172:65be27845400 | 156 | |
AnnaBridge | 172:65be27845400 | 157 | /** @defgroup DAC_Error_Code DAC Error Code |
AnnaBridge | 172:65be27845400 | 158 | * @{ |
AnnaBridge | 172:65be27845400 | 159 | */ |
AnnaBridge | 172:65be27845400 | 160 | #define HAL_DAC_ERROR_NONE 0x00 /*!< No error */ |
AnnaBridge | 172:65be27845400 | 161 | #define HAL_DAC_ERROR_DMAUNDERRUNCH1 0x01 /*!< DAC channel1 DMA underrun error */ |
AnnaBridge | 172:65be27845400 | 162 | #define HAL_DAC_ERROR_DMAUNDERRUNCH2 0x02 /*!< DAC channel2 DMA underrun error */ |
AnnaBridge | 172:65be27845400 | 163 | #define HAL_DAC_ERROR_DMA 0x04 /*!< DMA error */ |
AnnaBridge | 172:65be27845400 | 164 | #define HAL_DAC_ERROR_TIMEOUT 0x08 /*!< Timeout error */ |
AnnaBridge | 172:65be27845400 | 165 | /** |
AnnaBridge | 172:65be27845400 | 166 | * @} |
AnnaBridge | 172:65be27845400 | 167 | */ |
AnnaBridge | 172:65be27845400 | 168 | |
AnnaBridge | 172:65be27845400 | 169 | /** @defgroup DAC_trigger_selection DAC trigger selection |
AnnaBridge | 172:65be27845400 | 170 | * @{ |
AnnaBridge | 172:65be27845400 | 171 | */ |
AnnaBridge | 172:65be27845400 | 172 | |
AnnaBridge | 172:65be27845400 | 173 | #if defined (STM32L431xx) || defined (STM32L432xx) || defined (STM32L433xx) || defined (STM32L442xx) || defined (STM32L443xx) |
AnnaBridge | 172:65be27845400 | 174 | #define DAC_TRIGGER_NONE ((uint32_t)0x00000000) /*!< Conversion is automatic once the DAC_DHRxxxx register |
AnnaBridge | 172:65be27845400 | 175 | has been loaded, and not by external trigger */ |
AnnaBridge | 172:65be27845400 | 176 | #define DAC_TRIGGER_T2_TRGO ((uint32_t)(DAC_CR_TSEL1_2 | DAC_CR_TEN1)) /*!< TIM2 TRGO selected as external conversion trigger for DAC channel */ |
AnnaBridge | 172:65be27845400 | 177 | #define DAC_TRIGGER_T6_TRGO ((uint32_t)DAC_CR_TEN1) /*!< TIM6 TRGO selected as external conversion trigger for DAC channel */ |
AnnaBridge | 172:65be27845400 | 178 | #define DAC_TRIGGER_T7_TRGO ((uint32_t)(DAC_CR_TSEL1_1 | DAC_CR_TEN1)) /*!< TIM7 TRGO selected as external conversion trigger for DAC channel */ |
AnnaBridge | 172:65be27845400 | 179 | #define DAC_TRIGGER_EXT_IT9 ((uint32_t)(DAC_CR_TSEL1_2 | DAC_CR_TSEL1_1 | DAC_CR_TEN1)) /*!< EXTI Line9 event selected as external conversion trigger for DAC channel */ |
AnnaBridge | 172:65be27845400 | 180 | #define DAC_TRIGGER_SOFTWARE ((uint32_t)(DAC_CR_TSEL1 | DAC_CR_TEN1)) /*!< Conversion started by software trigger for DAC channel */ |
AnnaBridge | 172:65be27845400 | 181 | #endif /* STM32L431xx STM32L432xx STM32L433xx STM32L442xx STM32L443xx */ |
AnnaBridge | 172:65be27845400 | 182 | |
AnnaBridge | 172:65be27845400 | 183 | #if defined (STM32L451xx) || defined (STM32L452xx) || defined (STM32L462xx) |
AnnaBridge | 172:65be27845400 | 184 | #define DAC_TRIGGER_NONE ((uint32_t)0x00000000) /*!< Conversion is automatic once the DAC_DHRxxxx register |
AnnaBridge | 172:65be27845400 | 185 | has been loaded, and not by external trigger */ |
AnnaBridge | 172:65be27845400 | 186 | #define DAC_TRIGGER_T2_TRGO ((uint32_t)(DAC_CR_TSEL1_2 | DAC_CR_TEN1)) /*!< TIM2 TRGO selected as external conversion trigger for DAC channel */ |
AnnaBridge | 172:65be27845400 | 187 | #define DAC_TRIGGER_T6_TRGO ((uint32_t)DAC_CR_TEN1) /*!< TIM6 TRGO selected as external conversion trigger for DAC channel */ |
AnnaBridge | 172:65be27845400 | 188 | #define DAC_TRIGGER_EXT_IT9 ((uint32_t)(DAC_CR_TSEL1_2 | DAC_CR_TSEL1_1 | DAC_CR_TEN1)) /*!< EXTI Line9 event selected as external conversion trigger for DAC channel */ |
AnnaBridge | 172:65be27845400 | 189 | #define DAC_TRIGGER_SOFTWARE ((uint32_t)(DAC_CR_TSEL1 | DAC_CR_TEN1)) /*!< Conversion started by software trigger for DAC channel */ |
AnnaBridge | 172:65be27845400 | 190 | #endif /* STM32L451xx STM32L452xx STM32L462xx */ |
AnnaBridge | 172:65be27845400 | 191 | |
AnnaBridge | 172:65be27845400 | 192 | #if defined (STM32L471xx) || defined (STM32L475xx) || defined (STM32L476xx) || defined (STM32L485xx) || defined (STM32L486xx) || defined (STM32L496xx) || defined (STM32L4A6xx) |
AnnaBridge | 172:65be27845400 | 193 | #define DAC_TRIGGER_NONE ((uint32_t)0x00000000) /*!< Conversion is automatic once the DAC_DHRxxxx register |
AnnaBridge | 172:65be27845400 | 194 | has been loaded, and not by external trigger */ |
AnnaBridge | 172:65be27845400 | 195 | #define DAC_TRIGGER_T2_TRGO ((uint32_t)(DAC_CR_TSEL1_2 | DAC_CR_TEN1)) /*!< TIM2 TRGO selected as external conversion trigger for DAC channel */ |
AnnaBridge | 172:65be27845400 | 196 | #define DAC_TRIGGER_T4_TRGO ((uint32_t)(DAC_CR_TSEL1_2 |DAC_CR_TSEL1_0 | DAC_CR_TEN1)) /*!< TIM4 TRGO selected as external conversion trigger for DAC channel */ |
AnnaBridge | 172:65be27845400 | 197 | #define DAC_TRIGGER_T5_TRGO ((uint32_t)(DAC_CR_TSEL1_1 | DAC_CR_TSEL1_0 | DAC_CR_TEN1)) /*!< TIM5 TRGO selected as external conversion trigger for DAC channel */ |
AnnaBridge | 172:65be27845400 | 198 | #define DAC_TRIGGER_T6_TRGO ((uint32_t)DAC_CR_TEN1) /*!< TIM6 TRGO selected as external conversion trigger for DAC channel */ |
AnnaBridge | 172:65be27845400 | 199 | #define DAC_TRIGGER_T7_TRGO ((uint32_t)(DAC_CR_TSEL1_1 | DAC_CR_TEN1)) /*!< TIM7 TRGO selected as external conversion trigger for DAC channel */ |
AnnaBridge | 172:65be27845400 | 200 | #define DAC_TRIGGER_T8_TRGO ((uint32_t)(DAC_CR_TSEL1_0 | DAC_CR_TEN1)) /*!< TIM8 TRGO selected as external conversion trigger for DAC channel */ |
AnnaBridge | 172:65be27845400 | 201 | #define DAC_TRIGGER_EXT_IT9 ((uint32_t)(DAC_CR_TSEL1_2 | DAC_CR_TSEL1_1 | DAC_CR_TEN1)) /*!< EXTI Line9 event selected as external conversion trigger for DAC channel */ |
AnnaBridge | 172:65be27845400 | 202 | #define DAC_TRIGGER_SOFTWARE ((uint32_t)(DAC_CR_TSEL1 | DAC_CR_TEN1)) /*!< Conversion started by software trigger for DAC channel */ |
AnnaBridge | 172:65be27845400 | 203 | #endif /* STM32L471xx STM32L475xx STM32L476xx STM32L485xx STM32L486xx STM32L496xx STM32L4A6xx*/ |
AnnaBridge | 172:65be27845400 | 204 | |
AnnaBridge | 172:65be27845400 | 205 | |
AnnaBridge | 172:65be27845400 | 206 | #if defined (STM32L4R5xx) || defined (STM32L4R7xx) || defined (STM32L4R9xx) || defined (STM32L4S5xx) || defined (STM32L4S7xx) || defined(STM32L4S9xx) |
AnnaBridge | 172:65be27845400 | 207 | #define DAC_TRIGGER_NONE ((uint32_t)0x00000000) /*!< Conversion is automatic once the DAC_DHRxxxx register |
AnnaBridge | 172:65be27845400 | 208 | has been loaded, and not by external trigger */ |
AnnaBridge | 172:65be27845400 | 209 | #define DAC_TRIGGER_T1_TRGO ((uint32_t) (DAC_CR_TSEL1_0 | DAC_CR_TEN1)) /*!< TIM1 TRGO selected as external conversion trigger for DAC channel */ |
AnnaBridge | 172:65be27845400 | 210 | #define DAC_TRIGGER_T2_TRGO ((uint32_t) (DAC_CR_TSEL1_1 | DAC_CR_TEN1)) /*!< TIM2 TRGO selected as external conversion trigger for DAC channel */ |
AnnaBridge | 172:65be27845400 | 211 | #define DAC_TRIGGER_T4_TRGO ((uint32_t) (DAC_CR_TSEL1_1 | DAC_CR_TSEL1_0 | DAC_CR_TEN1)) /*!< TIM1 TRGO selected as external conversion trigger for DAC channel */ |
AnnaBridge | 172:65be27845400 | 212 | #define DAC_TRIGGER_T5_TRGO ((uint32_t) (DAC_CR_TSEL1_2 | DAC_CR_TEN1)) /*!< TIM5 TRGO selected as external conversion trigger for DAC channel */ |
AnnaBridge | 172:65be27845400 | 213 | #define DAC_TRIGGER_T6_TRGO ((uint32_t) (DAC_CR_TSEL1_2 | DAC_CR_TSEL1_0 | DAC_CR_TEN1)) /*!< TIM6 TRGO selected as external conversion trigger for DAC channel */ |
AnnaBridge | 172:65be27845400 | 214 | #define DAC_TRIGGER_T7_TRGO ((uint32_t) (DAC_CR_TSEL1_2 | DAC_CR_TSEL1_1 | DAC_CR_TEN1)) /*!< TIM7 TRGO selected as external conversion trigger for DAC channel */ |
AnnaBridge | 172:65be27845400 | 215 | #define DAC_TRIGGER_T8_TRGO ((uint32_t) (DAC_CR_TSEL1_2 | DAC_CR_TSEL1_1 | DAC_CR_TSEL1_0 | DAC_CR_TEN1)) /*!< TIM8 TRGO selected as external conversion trigger for DAC channel */ |
AnnaBridge | 172:65be27845400 | 216 | #define DAC_TRIGGER_T15_TRGO ((uint32_t) (DAC_CR_TSEL1_3 | DAC_CR_TEN1)) /*!< TIM15 TRGO selected as external conversion trigger for DAC channel */ |
AnnaBridge | 172:65be27845400 | 217 | #define DAC_TRIGGER_LPTIM1_OUT ((uint32_t) (DAC_CR_TSEL1_3 | DAC_CR_TSEL1_1 | DAC_CR_TSEL1_0 | DAC_CR_TEN1)) /*!< LPTIM1 OUT TRGO selected as external conversion trigger for DAC channel */ |
AnnaBridge | 172:65be27845400 | 218 | #define DAC_TRIGGER_LPTIM2_OUT ((uint32_t) (DAC_CR_TSEL1_3 | DAC_CR_TSEL1_2 | DAC_CR_TEN1)) /*!< LPTIM2 OUT TRGO selected as external conversion trigger for DAC channel */ |
AnnaBridge | 172:65be27845400 | 219 | #define DAC_TRIGGER_EXT_IT9 ((uint32_t) (DAC_CR_TSEL1_3 | DAC_CR_TSEL1_2 | DAC_CR_TSEL1_0 | DAC_CR_TEN1)) /*!< EXTI Line9 event selected as external conversion trigger for DAC channel */ |
AnnaBridge | 172:65be27845400 | 220 | #define DAC_TRIGGER_SOFTWARE ((uint32_t) (DAC_CR_TEN1)) /*!< Conversion started by software trigger for DAC channel */ |
AnnaBridge | 172:65be27845400 | 221 | |
AnnaBridge | 172:65be27845400 | 222 | #endif /* STM32L4R5xx STM32L4R7xx STM32L4R9xx STM32L4S5xx STM32L4S7xx STM32L4S9xx */ |
AnnaBridge | 172:65be27845400 | 223 | |
AnnaBridge | 172:65be27845400 | 224 | |
AnnaBridge | 172:65be27845400 | 225 | /** |
AnnaBridge | 172:65be27845400 | 226 | * @} |
AnnaBridge | 172:65be27845400 | 227 | */ |
AnnaBridge | 172:65be27845400 | 228 | |
AnnaBridge | 172:65be27845400 | 229 | /** @defgroup DAC_output_buffer DAC output buffer |
AnnaBridge | 172:65be27845400 | 230 | * @{ |
AnnaBridge | 172:65be27845400 | 231 | */ |
AnnaBridge | 172:65be27845400 | 232 | #define DAC_OUTPUTBUFFER_ENABLE ((uint32_t)0x00000000) |
AnnaBridge | 172:65be27845400 | 233 | #define DAC_OUTPUTBUFFER_DISABLE ((uint32_t)DAC_MCR_MODE1_1) |
AnnaBridge | 172:65be27845400 | 234 | |
AnnaBridge | 172:65be27845400 | 235 | /** |
AnnaBridge | 172:65be27845400 | 236 | * @} |
AnnaBridge | 172:65be27845400 | 237 | */ |
AnnaBridge | 172:65be27845400 | 238 | |
AnnaBridge | 172:65be27845400 | 239 | /** @defgroup DAC_Channel_selection DAC Channel selection |
AnnaBridge | 172:65be27845400 | 240 | * @{ |
AnnaBridge | 172:65be27845400 | 241 | */ |
AnnaBridge | 172:65be27845400 | 242 | #define DAC_CHANNEL_1 ((uint32_t)0x00000000) |
AnnaBridge | 172:65be27845400 | 243 | #if defined (STM32L431xx) || defined (STM32L432xx) || defined (STM32L433xx) || defined (STM32L442xx) || defined (STM32L443xx) || \ |
AnnaBridge | 172:65be27845400 | 244 | defined (STM32L471xx) || defined (STM32L475xx) || defined (STM32L476xx) || defined (STM32L485xx) || defined (STM32L486xx) || defined (STM32L496xx) || defined (STM32L4A6xx) || \ |
AnnaBridge | 172:65be27845400 | 245 | defined (STM32L4R5xx) || defined (STM32L4R7xx) || defined (STM32L4R9xx) || defined (STM32L4S5xx) || defined (STM32L4S7xx) || defined(STM32L4S9xx) |
AnnaBridge | 172:65be27845400 | 246 | #define DAC_CHANNEL_2 ((uint32_t)0x00000010) |
AnnaBridge | 172:65be27845400 | 247 | #endif /* STM32L431xx STM32L432xx STM32L433xx STM32L442xx STM32L443xx */ |
AnnaBridge | 172:65be27845400 | 248 | /* STM32L471xx STM32L475xx STM32L476xx STM32L485xx STM32L486xx STM32L496xx STM32L4A6xx */ |
AnnaBridge | 172:65be27845400 | 249 | /* STM32L4R5xx STM32L4R7xx STM32L4R9xx STM32L4S5xx STM32L4S7xx STM32L4S9xx */ |
AnnaBridge | 172:65be27845400 | 250 | |
AnnaBridge | 172:65be27845400 | 251 | /** |
AnnaBridge | 172:65be27845400 | 252 | * @} |
AnnaBridge | 172:65be27845400 | 253 | */ |
AnnaBridge | 172:65be27845400 | 254 | |
AnnaBridge | 172:65be27845400 | 255 | /** @defgroup DAC_data_alignment DAC data alignment |
AnnaBridge | 172:65be27845400 | 256 | * @{ |
AnnaBridge | 172:65be27845400 | 257 | */ |
AnnaBridge | 172:65be27845400 | 258 | #define DAC_ALIGN_12B_R ((uint32_t)0x00000000) |
AnnaBridge | 172:65be27845400 | 259 | #define DAC_ALIGN_12B_L ((uint32_t)0x00000004) |
AnnaBridge | 172:65be27845400 | 260 | #define DAC_ALIGN_8B_R ((uint32_t)0x00000008) |
AnnaBridge | 172:65be27845400 | 261 | |
AnnaBridge | 172:65be27845400 | 262 | /** |
AnnaBridge | 172:65be27845400 | 263 | * @} |
AnnaBridge | 172:65be27845400 | 264 | */ |
AnnaBridge | 172:65be27845400 | 265 | |
AnnaBridge | 172:65be27845400 | 266 | /** @defgroup DAC_flags_definition DAC flags definition |
AnnaBridge | 172:65be27845400 | 267 | * @{ |
AnnaBridge | 172:65be27845400 | 268 | */ |
AnnaBridge | 172:65be27845400 | 269 | #define DAC_FLAG_DMAUDR1 ((uint32_t)DAC_SR_DMAUDR1) |
AnnaBridge | 172:65be27845400 | 270 | #define DAC_FLAG_DMAUDR2 ((uint32_t)DAC_SR_DMAUDR2) |
AnnaBridge | 172:65be27845400 | 271 | |
AnnaBridge | 172:65be27845400 | 272 | /** |
AnnaBridge | 172:65be27845400 | 273 | * @} |
AnnaBridge | 172:65be27845400 | 274 | */ |
AnnaBridge | 172:65be27845400 | 275 | |
AnnaBridge | 172:65be27845400 | 276 | /** @defgroup DAC_IT_definition DAC IT definition |
AnnaBridge | 172:65be27845400 | 277 | * @{ |
AnnaBridge | 172:65be27845400 | 278 | */ |
AnnaBridge | 172:65be27845400 | 279 | #define DAC_IT_DMAUDR1 ((uint32_t)DAC_SR_DMAUDR1) |
AnnaBridge | 172:65be27845400 | 280 | #define DAC_IT_DMAUDR2 ((uint32_t)DAC_SR_DMAUDR2) |
AnnaBridge | 172:65be27845400 | 281 | |
AnnaBridge | 172:65be27845400 | 282 | /** |
AnnaBridge | 172:65be27845400 | 283 | * @} |
AnnaBridge | 172:65be27845400 | 284 | */ |
AnnaBridge | 172:65be27845400 | 285 | |
AnnaBridge | 172:65be27845400 | 286 | /** @defgroup DAC_ConnectOnChipPeripheral DAC ConnectOnChipPeripheral |
AnnaBridge | 172:65be27845400 | 287 | * @{ |
AnnaBridge | 172:65be27845400 | 288 | */ |
AnnaBridge | 172:65be27845400 | 289 | #define DAC_CHIPCONNECT_DISABLE ((uint32_t)0x00000000) |
AnnaBridge | 172:65be27845400 | 290 | #define DAC_CHIPCONNECT_ENABLE ((uint32_t)DAC_MCR_MODE1_0) |
AnnaBridge | 172:65be27845400 | 291 | |
AnnaBridge | 172:65be27845400 | 292 | /** |
AnnaBridge | 172:65be27845400 | 293 | * @} |
AnnaBridge | 172:65be27845400 | 294 | */ |
AnnaBridge | 172:65be27845400 | 295 | |
AnnaBridge | 172:65be27845400 | 296 | /** @defgroup DAC_UserTrimming DAC User Trimming |
AnnaBridge | 172:65be27845400 | 297 | * @{ |
AnnaBridge | 172:65be27845400 | 298 | */ |
AnnaBridge | 172:65be27845400 | 299 | |
AnnaBridge | 172:65be27845400 | 300 | #define DAC_TRIMMING_FACTORY ((uint32_t)0x00000000) /*!< Factory trimming */ |
AnnaBridge | 172:65be27845400 | 301 | #define DAC_TRIMMING_USER ((uint32_t)0x00000001) /*!< User trimming */ |
AnnaBridge | 172:65be27845400 | 302 | |
AnnaBridge | 172:65be27845400 | 303 | /** |
AnnaBridge | 172:65be27845400 | 304 | * @} |
AnnaBridge | 172:65be27845400 | 305 | */ |
AnnaBridge | 172:65be27845400 | 306 | |
AnnaBridge | 172:65be27845400 | 307 | /** @defgroup DAC_SampleAndHold DAC power mode |
AnnaBridge | 172:65be27845400 | 308 | * @{ |
AnnaBridge | 172:65be27845400 | 309 | */ |
AnnaBridge | 172:65be27845400 | 310 | #define DAC_SAMPLEANDHOLD_DISABLE ((uint32_t)0x00000000) |
AnnaBridge | 172:65be27845400 | 311 | #define DAC_SAMPLEANDHOLD_ENABLE ((uint32_t)DAC_MCR_MODE1_2) |
AnnaBridge | 172:65be27845400 | 312 | |
AnnaBridge | 172:65be27845400 | 313 | /** |
AnnaBridge | 172:65be27845400 | 314 | * @} |
AnnaBridge | 172:65be27845400 | 315 | */ |
AnnaBridge | 172:65be27845400 | 316 | #if defined (STM32L4R5xx) || defined (STM32L4R7xx) || defined (STM32L4R9xx) || defined (STM32L4S5xx) || defined (STM32L4S7xx) || defined(STM32L4S9xx) |
AnnaBridge | 172:65be27845400 | 317 | /** @defgroup DAC_HighFrequency DAC high frequency interface mode |
AnnaBridge | 172:65be27845400 | 318 | * @{ |
AnnaBridge | 172:65be27845400 | 319 | */ |
AnnaBridge | 172:65be27845400 | 320 | #define DAC_HIGH_FREQUENCY_INTERFACE_MODE_DISABLE ((uint32_t)0x00000000) /*!< High frequency interface mode disabled */ |
AnnaBridge | 172:65be27845400 | 321 | #define DAC_HIGH_FREQUENCY_INTERFACE_MODE_ABOVE_80MHZ ((uint32_t)DAC_CR_HFSEL) /*!< High frequency interface mode enabled */ |
AnnaBridge | 172:65be27845400 | 322 | #define DAC_HIGH_FREQUENCY_INTERFACE_MODE_AUTOMATIC ((uint32_t)0x00000002) /*!< High frequency interface mode automatic */ |
AnnaBridge | 172:65be27845400 | 323 | |
AnnaBridge | 172:65be27845400 | 324 | /** |
AnnaBridge | 172:65be27845400 | 325 | * @} |
AnnaBridge | 172:65be27845400 | 326 | */ |
AnnaBridge | 172:65be27845400 | 327 | #endif /* STM32L4R5xx STM32L4R7xx STM32L4R9xx STM32L4S5xx STM32L4S7xx STM32L4S9xx */ |
AnnaBridge | 172:65be27845400 | 328 | |
AnnaBridge | 172:65be27845400 | 329 | /** |
AnnaBridge | 172:65be27845400 | 330 | * @} |
AnnaBridge | 172:65be27845400 | 331 | */ |
AnnaBridge | 172:65be27845400 | 332 | |
AnnaBridge | 172:65be27845400 | 333 | /* Exported macro ------------------------------------------------------------*/ |
AnnaBridge | 172:65be27845400 | 334 | |
AnnaBridge | 172:65be27845400 | 335 | /** @defgroup DAC_Exported_Macros DAC Exported Macros |
AnnaBridge | 172:65be27845400 | 336 | * @{ |
AnnaBridge | 172:65be27845400 | 337 | */ |
AnnaBridge | 172:65be27845400 | 338 | |
AnnaBridge | 172:65be27845400 | 339 | /** @brief Reset DAC handle state. |
AnnaBridge | 172:65be27845400 | 340 | * @param __HANDLE__: specifies the DAC handle. |
AnnaBridge | 172:65be27845400 | 341 | * @retval None |
AnnaBridge | 172:65be27845400 | 342 | */ |
AnnaBridge | 172:65be27845400 | 343 | #define __HAL_DAC_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_DAC_STATE_RESET) |
AnnaBridge | 172:65be27845400 | 344 | |
AnnaBridge | 172:65be27845400 | 345 | /** @brief Enable the DAC channel. |
AnnaBridge | 172:65be27845400 | 346 | * @param __HANDLE__: specifies the DAC handle. |
AnnaBridge | 172:65be27845400 | 347 | * @param __DAC_Channel__: specifies the DAC channel |
AnnaBridge | 172:65be27845400 | 348 | * @retval None |
AnnaBridge | 172:65be27845400 | 349 | */ |
AnnaBridge | 172:65be27845400 | 350 | #define __HAL_DAC_ENABLE(__HANDLE__, __DAC_Channel__) \ |
AnnaBridge | 172:65be27845400 | 351 | ((__HANDLE__)->Instance->CR |= (DAC_CR_EN1 << (__DAC_Channel__))) |
AnnaBridge | 172:65be27845400 | 352 | |
AnnaBridge | 172:65be27845400 | 353 | /** @brief Disable the DAC channel. |
AnnaBridge | 172:65be27845400 | 354 | * @param __HANDLE__: specifies the DAC handle |
AnnaBridge | 172:65be27845400 | 355 | * @param __DAC_Channel__: specifies the DAC channel. |
AnnaBridge | 172:65be27845400 | 356 | * @retval None |
AnnaBridge | 172:65be27845400 | 357 | */ |
AnnaBridge | 172:65be27845400 | 358 | #define __HAL_DAC_DISABLE(__HANDLE__, __DAC_Channel__) \ |
AnnaBridge | 172:65be27845400 | 359 | ((__HANDLE__)->Instance->CR &= ~(DAC_CR_EN1 << (__DAC_Channel__))) |
AnnaBridge | 172:65be27845400 | 360 | |
AnnaBridge | 172:65be27845400 | 361 | /** @brief Set DHR12R1 alignment. |
AnnaBridge | 172:65be27845400 | 362 | * @param __ALIGNMENT__: specifies the DAC alignment |
AnnaBridge | 172:65be27845400 | 363 | * @retval None |
AnnaBridge | 172:65be27845400 | 364 | */ |
AnnaBridge | 172:65be27845400 | 365 | #define DAC_DHR12R1_ALIGNMENT(__ALIGNMENT__) (((uint32_t)0x00000008) + (__ALIGNMENT__)) |
AnnaBridge | 172:65be27845400 | 366 | |
AnnaBridge | 172:65be27845400 | 367 | /** @brief Set DHR12R2 alignment. |
AnnaBridge | 172:65be27845400 | 368 | * @param __ALIGNMENT__: specifies the DAC alignment |
AnnaBridge | 172:65be27845400 | 369 | * @retval None |
AnnaBridge | 172:65be27845400 | 370 | */ |
AnnaBridge | 172:65be27845400 | 371 | #define DAC_DHR12R2_ALIGNMENT(__ALIGNMENT__) (((uint32_t)0x00000014) + (__ALIGNMENT__)) |
AnnaBridge | 172:65be27845400 | 372 | |
AnnaBridge | 172:65be27845400 | 373 | /** @brief Set DHR12RD alignment. |
AnnaBridge | 172:65be27845400 | 374 | * @param __ALIGNMENT__: specifies the DAC alignment |
AnnaBridge | 172:65be27845400 | 375 | * @retval None |
AnnaBridge | 172:65be27845400 | 376 | */ |
AnnaBridge | 172:65be27845400 | 377 | #define DAC_DHR12RD_ALIGNMENT(__ALIGNMENT__) (((uint32_t)0x00000020) + (__ALIGNMENT__)) |
AnnaBridge | 172:65be27845400 | 378 | |
AnnaBridge | 172:65be27845400 | 379 | /** @brief Enable the DAC interrupt. |
AnnaBridge | 172:65be27845400 | 380 | * @param __HANDLE__: specifies the DAC handle |
AnnaBridge | 172:65be27845400 | 381 | * @param __INTERRUPT__: specifies the DAC interrupt. |
AnnaBridge | 172:65be27845400 | 382 | * This parameter can be any combination of the following values: |
AnnaBridge | 172:65be27845400 | 383 | * @arg DAC_IT_DMAUDR1: DAC channel 1 DMA underrun interrupt |
AnnaBridge | 172:65be27845400 | 384 | * @arg DAC_IT_DMAUDR2: DAC channel 2 DMA underrun interrupt |
AnnaBridge | 172:65be27845400 | 385 | * @retval None |
AnnaBridge | 172:65be27845400 | 386 | */ |
AnnaBridge | 172:65be27845400 | 387 | #define __HAL_DAC_ENABLE_IT(__HANDLE__, __INTERRUPT__) (((__HANDLE__)->Instance->CR) |= (__INTERRUPT__)) |
AnnaBridge | 172:65be27845400 | 388 | |
AnnaBridge | 172:65be27845400 | 389 | /** @brief Disable the DAC interrupt. |
AnnaBridge | 172:65be27845400 | 390 | * @param __HANDLE__: specifies the DAC handle |
AnnaBridge | 172:65be27845400 | 391 | * @param __INTERRUPT__: specifies the DAC interrupt. |
AnnaBridge | 172:65be27845400 | 392 | * This parameter can be any combination of the following values: |
AnnaBridge | 172:65be27845400 | 393 | * @arg DAC_IT_DMAUDR1: DAC channel 1 DMA underrun interrupt |
AnnaBridge | 172:65be27845400 | 394 | * @arg DAC_IT_DMAUDR2: DAC channel 2 DMA underrun interrupt |
AnnaBridge | 172:65be27845400 | 395 | * @retval None |
AnnaBridge | 172:65be27845400 | 396 | */ |
AnnaBridge | 172:65be27845400 | 397 | #define __HAL_DAC_DISABLE_IT(__HANDLE__, __INTERRUPT__) (((__HANDLE__)->Instance->CR) &= ~(__INTERRUPT__)) |
AnnaBridge | 172:65be27845400 | 398 | |
AnnaBridge | 172:65be27845400 | 399 | /** @brief Check whether the specified DAC interrupt source is enabled or not. |
AnnaBridge | 172:65be27845400 | 400 | * @param __HANDLE__: DAC handle |
AnnaBridge | 172:65be27845400 | 401 | * @param __INTERRUPT__: DAC interrupt source to check |
AnnaBridge | 172:65be27845400 | 402 | * This parameter can be any combination of the following values: |
AnnaBridge | 172:65be27845400 | 403 | * @arg DAC_IT_DMAUDR1: DAC channel 1 DMA underrun interrupt |
AnnaBridge | 172:65be27845400 | 404 | * @arg DAC_IT_DMAUDR2: DAC channel 2 DMA underrun interrupt |
AnnaBridge | 172:65be27845400 | 405 | * @retval State of interruption (SET or RESET) |
AnnaBridge | 172:65be27845400 | 406 | */ |
AnnaBridge | 172:65be27845400 | 407 | #define __HAL_DAC_GET_IT_SOURCE(__HANDLE__, __INTERRUPT__) (((__HANDLE__)->Instance->CR & (__INTERRUPT__)) == (__INTERRUPT__)) |
AnnaBridge | 172:65be27845400 | 408 | |
AnnaBridge | 172:65be27845400 | 409 | /** @brief Get the selected DAC's flag status. |
AnnaBridge | 172:65be27845400 | 410 | * @param __HANDLE__: specifies the DAC handle. |
AnnaBridge | 172:65be27845400 | 411 | * @param __FLAG__: specifies the DAC flag to get. |
AnnaBridge | 172:65be27845400 | 412 | * This parameter can be any combination of the following values: |
AnnaBridge | 172:65be27845400 | 413 | * @arg DAC_FLAG_DMAUDR1: DAC channel 1 DMA underrun flag |
AnnaBridge | 172:65be27845400 | 414 | * @arg DAC_FLAG_DMAUDR2: DAC channel 2 DMA underrun flag |
AnnaBridge | 172:65be27845400 | 415 | * @retval None |
AnnaBridge | 172:65be27845400 | 416 | */ |
AnnaBridge | 172:65be27845400 | 417 | #define __HAL_DAC_GET_FLAG(__HANDLE__, __FLAG__) ((((__HANDLE__)->Instance->SR) & (__FLAG__)) == (__FLAG__)) |
AnnaBridge | 172:65be27845400 | 418 | |
AnnaBridge | 172:65be27845400 | 419 | /** @brief Clear the DAC's flag. |
AnnaBridge | 172:65be27845400 | 420 | * @param __HANDLE__: specifies the DAC handle. |
AnnaBridge | 172:65be27845400 | 421 | * @param __FLAG__: specifies the DAC flag to clear. |
AnnaBridge | 172:65be27845400 | 422 | * This parameter can be any combination of the following values: |
AnnaBridge | 172:65be27845400 | 423 | * @arg DAC_FLAG_DMAUDR1: DAC channel 1 DMA underrun flag |
AnnaBridge | 172:65be27845400 | 424 | * @arg DAC_FLAG_DMAUDR2: DAC channel 2 DMA underrun flag |
AnnaBridge | 172:65be27845400 | 425 | * @retval None |
AnnaBridge | 172:65be27845400 | 426 | */ |
AnnaBridge | 172:65be27845400 | 427 | #define __HAL_DAC_CLEAR_FLAG(__HANDLE__, __FLAG__) (((__HANDLE__)->Instance->SR) = (__FLAG__)) |
AnnaBridge | 172:65be27845400 | 428 | |
AnnaBridge | 172:65be27845400 | 429 | /** |
AnnaBridge | 172:65be27845400 | 430 | * @} |
AnnaBridge | 172:65be27845400 | 431 | */ |
AnnaBridge | 172:65be27845400 | 432 | |
AnnaBridge | 172:65be27845400 | 433 | /* Private macro -------------------------------------------------------------*/ |
AnnaBridge | 172:65be27845400 | 434 | |
AnnaBridge | 172:65be27845400 | 435 | /** @defgroup DAC_Private_Macros DAC Private Macros |
AnnaBridge | 172:65be27845400 | 436 | * @{ |
AnnaBridge | 172:65be27845400 | 437 | */ |
AnnaBridge | 172:65be27845400 | 438 | #define IS_DAC_OUTPUT_BUFFER_STATE(STATE) (((STATE) == DAC_OUTPUTBUFFER_ENABLE) || \ |
AnnaBridge | 172:65be27845400 | 439 | ((STATE) == DAC_OUTPUTBUFFER_DISABLE)) |
AnnaBridge | 172:65be27845400 | 440 | |
AnnaBridge | 172:65be27845400 | 441 | #if defined (STM32L431xx) || defined (STM32L432xx) || defined (STM32L433xx) || defined (STM32L442xx) || defined (STM32L443xx) || \ |
AnnaBridge | 172:65be27845400 | 442 | defined (STM32L471xx) || defined (STM32L475xx) || defined (STM32L476xx) || defined (STM32L485xx) || defined (STM32L486xx) || defined (STM32L496xx) || defined (STM32L4A6xx) || \ |
AnnaBridge | 172:65be27845400 | 443 | defined (STM32L4R5xx) || defined (STM32L4R7xx) || defined (STM32L4R9xx) || defined (STM32L4S5xx) || defined (STM32L4S7xx) || defined(STM32L4S9xx) |
AnnaBridge | 172:65be27845400 | 444 | #define IS_DAC_CHANNEL(CHANNEL) (((CHANNEL) == DAC_CHANNEL_1) || \ |
AnnaBridge | 172:65be27845400 | 445 | ((CHANNEL) == DAC_CHANNEL_2)) |
AnnaBridge | 172:65be27845400 | 446 | #endif /* STM32L431xx STM32L432xx STM32L433xx STM32L442xx STM32L443xx */ |
AnnaBridge | 172:65be27845400 | 447 | /* STM32L471xx STM32L475xx STM32L476xx STM32L485xx STM32L486xx STM32L496xx STM32L4A6xx */ |
AnnaBridge | 172:65be27845400 | 448 | /* STM32L4R5xx STM32L4R7xx STM32L4R9xx STM32L4S5xx STM32L4S7xx STM32L4S9xx */ |
AnnaBridge | 172:65be27845400 | 449 | |
AnnaBridge | 172:65be27845400 | 450 | #if defined (STM32L451xx) || defined (STM32L452xx) || defined (STM32L462xx) |
AnnaBridge | 172:65be27845400 | 451 | #define IS_DAC_CHANNEL(CHANNEL) ((CHANNEL) == DAC_CHANNEL_1) |
AnnaBridge | 172:65be27845400 | 452 | #endif /* STM32L451xx STM32L452xx STM32L462xx */ |
AnnaBridge | 172:65be27845400 | 453 | |
AnnaBridge | 172:65be27845400 | 454 | #define IS_DAC_ALIGN(ALIGN) (((ALIGN) == DAC_ALIGN_12B_R) || \ |
AnnaBridge | 172:65be27845400 | 455 | ((ALIGN) == DAC_ALIGN_12B_L) || \ |
AnnaBridge | 172:65be27845400 | 456 | ((ALIGN) == DAC_ALIGN_8B_R)) |
AnnaBridge | 172:65be27845400 | 457 | |
AnnaBridge | 172:65be27845400 | 458 | #define IS_DAC_DATA(DATA) ((DATA) <= 0xFFF0) |
AnnaBridge | 172:65be27845400 | 459 | |
AnnaBridge | 172:65be27845400 | 460 | #define IS_DAC_REFRESHTIME(TIME) ((TIME) <= 0x000000FF) |
AnnaBridge | 172:65be27845400 | 461 | |
AnnaBridge | 172:65be27845400 | 462 | /** |
AnnaBridge | 172:65be27845400 | 463 | * @} |
AnnaBridge | 172:65be27845400 | 464 | */ |
AnnaBridge | 172:65be27845400 | 465 | |
AnnaBridge | 172:65be27845400 | 466 | /* Include DAC HAL Extended module */ |
AnnaBridge | 172:65be27845400 | 467 | #include "stm32l4xx_hal_dac_ex.h" |
AnnaBridge | 172:65be27845400 | 468 | |
AnnaBridge | 172:65be27845400 | 469 | /* Exported functions --------------------------------------------------------*/ |
AnnaBridge | 172:65be27845400 | 470 | |
AnnaBridge | 172:65be27845400 | 471 | /** @addtogroup DAC_Exported_Functions |
AnnaBridge | 172:65be27845400 | 472 | * @{ |
AnnaBridge | 172:65be27845400 | 473 | */ |
AnnaBridge | 172:65be27845400 | 474 | |
AnnaBridge | 172:65be27845400 | 475 | /** @addtogroup DAC_Exported_Functions_Group1 |
AnnaBridge | 172:65be27845400 | 476 | * @{ |
AnnaBridge | 172:65be27845400 | 477 | */ |
AnnaBridge | 172:65be27845400 | 478 | /* Initialization and de-initialization functions *****************************/ |
AnnaBridge | 172:65be27845400 | 479 | HAL_StatusTypeDef HAL_DAC_Init(DAC_HandleTypeDef* hdac); |
AnnaBridge | 172:65be27845400 | 480 | HAL_StatusTypeDef HAL_DAC_DeInit(DAC_HandleTypeDef* hdac); |
AnnaBridge | 172:65be27845400 | 481 | void HAL_DAC_MspInit(DAC_HandleTypeDef* hdac); |
AnnaBridge | 172:65be27845400 | 482 | void HAL_DAC_MspDeInit(DAC_HandleTypeDef* hdac); |
AnnaBridge | 172:65be27845400 | 483 | |
AnnaBridge | 172:65be27845400 | 484 | /** |
AnnaBridge | 172:65be27845400 | 485 | * @} |
AnnaBridge | 172:65be27845400 | 486 | */ |
AnnaBridge | 172:65be27845400 | 487 | |
AnnaBridge | 172:65be27845400 | 488 | /** @addtogroup DAC_Exported_Functions_Group2 |
AnnaBridge | 172:65be27845400 | 489 | * @{ |
AnnaBridge | 172:65be27845400 | 490 | */ |
AnnaBridge | 172:65be27845400 | 491 | /* IO operation functions *****************************************************/ |
AnnaBridge | 172:65be27845400 | 492 | HAL_StatusTypeDef HAL_DAC_Start(DAC_HandleTypeDef* hdac, uint32_t Channel); |
AnnaBridge | 172:65be27845400 | 493 | HAL_StatusTypeDef HAL_DAC_Stop(DAC_HandleTypeDef* hdac, uint32_t Channel); |
AnnaBridge | 172:65be27845400 | 494 | HAL_StatusTypeDef HAL_DAC_Start_DMA(DAC_HandleTypeDef* hdac, uint32_t Channel, uint32_t* pData, uint32_t Length, uint32_t Alignment); |
AnnaBridge | 172:65be27845400 | 495 | HAL_StatusTypeDef HAL_DAC_Stop_DMA(DAC_HandleTypeDef* hdac, uint32_t Channel); |
AnnaBridge | 172:65be27845400 | 496 | |
AnnaBridge | 172:65be27845400 | 497 | void HAL_DAC_IRQHandler(DAC_HandleTypeDef* hdac); |
AnnaBridge | 172:65be27845400 | 498 | |
AnnaBridge | 172:65be27845400 | 499 | HAL_StatusTypeDef HAL_DAC_SetValue(DAC_HandleTypeDef* hdac, uint32_t Channel, uint32_t Alignment, uint32_t Data); |
AnnaBridge | 172:65be27845400 | 500 | |
AnnaBridge | 172:65be27845400 | 501 | void HAL_DAC_ConvCpltCallbackCh1(DAC_HandleTypeDef* hdac); |
AnnaBridge | 172:65be27845400 | 502 | void HAL_DAC_ConvHalfCpltCallbackCh1(DAC_HandleTypeDef* hdac); |
AnnaBridge | 172:65be27845400 | 503 | void HAL_DAC_ErrorCallbackCh1(DAC_HandleTypeDef *hdac); |
AnnaBridge | 172:65be27845400 | 504 | void HAL_DAC_DMAUnderrunCallbackCh1(DAC_HandleTypeDef *hdac); |
AnnaBridge | 172:65be27845400 | 505 | /** |
AnnaBridge | 172:65be27845400 | 506 | * @} |
AnnaBridge | 172:65be27845400 | 507 | */ |
AnnaBridge | 172:65be27845400 | 508 | |
AnnaBridge | 172:65be27845400 | 509 | /** @addtogroup DAC_Exported_Functions_Group3 |
AnnaBridge | 172:65be27845400 | 510 | * @{ |
AnnaBridge | 172:65be27845400 | 511 | */ |
AnnaBridge | 172:65be27845400 | 512 | /* Peripheral Control functions ***********************************************/ |
AnnaBridge | 172:65be27845400 | 513 | uint32_t HAL_DAC_GetValue(DAC_HandleTypeDef* hdac, uint32_t Channel); |
AnnaBridge | 172:65be27845400 | 514 | |
AnnaBridge | 172:65be27845400 | 515 | HAL_StatusTypeDef HAL_DAC_ConfigChannel(DAC_HandleTypeDef* hdac, DAC_ChannelConfTypeDef* sConfig, uint32_t Channel); |
AnnaBridge | 172:65be27845400 | 516 | /** |
AnnaBridge | 172:65be27845400 | 517 | * @} |
AnnaBridge | 172:65be27845400 | 518 | */ |
AnnaBridge | 172:65be27845400 | 519 | |
AnnaBridge | 172:65be27845400 | 520 | /** @addtogroup DAC_Exported_Functions_Group4 |
AnnaBridge | 172:65be27845400 | 521 | * @{ |
AnnaBridge | 172:65be27845400 | 522 | */ |
AnnaBridge | 172:65be27845400 | 523 | /* Peripheral State and Error functions ***************************************/ |
AnnaBridge | 172:65be27845400 | 524 | HAL_DAC_StateTypeDef HAL_DAC_GetState(DAC_HandleTypeDef* hdac); |
AnnaBridge | 172:65be27845400 | 525 | uint32_t HAL_DAC_GetError(DAC_HandleTypeDef *hdac); |
AnnaBridge | 172:65be27845400 | 526 | |
AnnaBridge | 172:65be27845400 | 527 | /** |
AnnaBridge | 172:65be27845400 | 528 | * @} |
AnnaBridge | 172:65be27845400 | 529 | */ |
AnnaBridge | 172:65be27845400 | 530 | |
AnnaBridge | 172:65be27845400 | 531 | /** |
AnnaBridge | 172:65be27845400 | 532 | * @} |
AnnaBridge | 172:65be27845400 | 533 | */ |
AnnaBridge | 172:65be27845400 | 534 | |
AnnaBridge | 172:65be27845400 | 535 | /** |
AnnaBridge | 172:65be27845400 | 536 | * @} |
AnnaBridge | 172:65be27845400 | 537 | */ |
AnnaBridge | 172:65be27845400 | 538 | |
AnnaBridge | 172:65be27845400 | 539 | /** |
AnnaBridge | 172:65be27845400 | 540 | * @} |
AnnaBridge | 172:65be27845400 | 541 | */ |
AnnaBridge | 172:65be27845400 | 542 | |
AnnaBridge | 172:65be27845400 | 543 | #ifdef __cplusplus |
AnnaBridge | 172:65be27845400 | 544 | } |
AnnaBridge | 172:65be27845400 | 545 | #endif |
AnnaBridge | 172:65be27845400 | 546 | |
AnnaBridge | 172:65be27845400 | 547 | |
AnnaBridge | 172:65be27845400 | 548 | #endif /*__STM32L4xx_HAL_DAC_H */ |
AnnaBridge | 172:65be27845400 | 549 | |
AnnaBridge | 172:65be27845400 | 550 | /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/ |
AnnaBridge | 172:65be27845400 | 551 |