The official Mbed 2 C/C++ SDK provides the software platform and libraries to build your applications.
Dependents: hello SerialTestv11 SerialTestv12 Sierpinski ... more
mbed 2
This is the mbed 2 library. If you'd like to learn about Mbed OS please see the mbed-os docs.
TARGET_NUCLEO_F103RB/TOOLCHAIN_GCC_ARM/stm32f1xx_ll_bus.h@172:65be27845400, 2019-02-20 (annotated)
- Committer:
- AnnaBridge
- Date:
- Wed Feb 20 20:53:29 2019 +0000
- Revision:
- 172:65be27845400
- Parent:
- 171:3a7713b1edbc
mbed library release version 165
Who changed what in which revision?
User | Revision | Line number | New contents of line |
---|---|---|---|
AnnaBridge | 171:3a7713b1edbc | 1 | /** |
AnnaBridge | 171:3a7713b1edbc | 2 | ****************************************************************************** |
AnnaBridge | 171:3a7713b1edbc | 3 | * @file stm32f1xx_ll_bus.h |
AnnaBridge | 171:3a7713b1edbc | 4 | * @author MCD Application Team |
AnnaBridge | 171:3a7713b1edbc | 5 | * @brief Header file of BUS LL module. |
AnnaBridge | 171:3a7713b1edbc | 6 | |
AnnaBridge | 171:3a7713b1edbc | 7 | @verbatim |
AnnaBridge | 171:3a7713b1edbc | 8 | ##### RCC Limitations ##### |
AnnaBridge | 171:3a7713b1edbc | 9 | ============================================================================== |
AnnaBridge | 171:3a7713b1edbc | 10 | [..] |
AnnaBridge | 171:3a7713b1edbc | 11 | A delay between an RCC peripheral clock enable and the effective peripheral |
AnnaBridge | 171:3a7713b1edbc | 12 | enabling should be taken into account in order to manage the peripheral read/write |
AnnaBridge | 171:3a7713b1edbc | 13 | from/to registers. |
AnnaBridge | 171:3a7713b1edbc | 14 | (+) This delay depends on the peripheral mapping. |
AnnaBridge | 171:3a7713b1edbc | 15 | (++) AHB & APB peripherals, 1 dummy read is necessary |
AnnaBridge | 171:3a7713b1edbc | 16 | |
AnnaBridge | 171:3a7713b1edbc | 17 | [..] |
AnnaBridge | 171:3a7713b1edbc | 18 | Workarounds: |
AnnaBridge | 171:3a7713b1edbc | 19 | (#) For AHB & APB peripherals, a dummy read to the peripheral register has been |
AnnaBridge | 171:3a7713b1edbc | 20 | inserted in each LL_{BUS}_GRP{x}_EnableClock() function. |
AnnaBridge | 171:3a7713b1edbc | 21 | |
AnnaBridge | 171:3a7713b1edbc | 22 | @endverbatim |
AnnaBridge | 171:3a7713b1edbc | 23 | ****************************************************************************** |
AnnaBridge | 171:3a7713b1edbc | 24 | * @attention |
AnnaBridge | 171:3a7713b1edbc | 25 | * |
AnnaBridge | 171:3a7713b1edbc | 26 | * <h2><center>© COPYRIGHT(c) 2016 STMicroelectronics</center></h2> |
AnnaBridge | 171:3a7713b1edbc | 27 | * |
AnnaBridge | 171:3a7713b1edbc | 28 | * Redistribution and use in source and binary forms, with or without modification, |
AnnaBridge | 171:3a7713b1edbc | 29 | * are permitted provided that the following conditions are met: |
AnnaBridge | 171:3a7713b1edbc | 30 | * 1. Redistributions of source code must retain the above copyright notice, |
AnnaBridge | 171:3a7713b1edbc | 31 | * this list of conditions and the following disclaimer. |
AnnaBridge | 171:3a7713b1edbc | 32 | * 2. Redistributions in binary form must reproduce the above copyright notice, |
AnnaBridge | 171:3a7713b1edbc | 33 | * this list of conditions and the following disclaimer in the documentation |
AnnaBridge | 171:3a7713b1edbc | 34 | * and/or other materials provided with the distribution. |
AnnaBridge | 171:3a7713b1edbc | 35 | * 3. Neither the name of STMicroelectronics nor the names of its contributors |
AnnaBridge | 171:3a7713b1edbc | 36 | * may be used to endorse or promote products derived from this software |
AnnaBridge | 171:3a7713b1edbc | 37 | * without specific prior written permission. |
AnnaBridge | 171:3a7713b1edbc | 38 | * |
AnnaBridge | 171:3a7713b1edbc | 39 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" |
AnnaBridge | 171:3a7713b1edbc | 40 | * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE |
AnnaBridge | 171:3a7713b1edbc | 41 | * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE |
AnnaBridge | 171:3a7713b1edbc | 42 | * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE |
AnnaBridge | 171:3a7713b1edbc | 43 | * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL |
AnnaBridge | 171:3a7713b1edbc | 44 | * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR |
AnnaBridge | 171:3a7713b1edbc | 45 | * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER |
AnnaBridge | 171:3a7713b1edbc | 46 | * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, |
AnnaBridge | 171:3a7713b1edbc | 47 | * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE |
AnnaBridge | 171:3a7713b1edbc | 48 | * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
AnnaBridge | 171:3a7713b1edbc | 49 | * |
AnnaBridge | 171:3a7713b1edbc | 50 | ****************************************************************************** |
AnnaBridge | 171:3a7713b1edbc | 51 | */ |
AnnaBridge | 171:3a7713b1edbc | 52 | |
AnnaBridge | 171:3a7713b1edbc | 53 | /* Define to prevent recursive inclusion -------------------------------------*/ |
AnnaBridge | 171:3a7713b1edbc | 54 | #ifndef __STM32F1xx_LL_BUS_H |
AnnaBridge | 171:3a7713b1edbc | 55 | #define __STM32F1xx_LL_BUS_H |
AnnaBridge | 171:3a7713b1edbc | 56 | |
AnnaBridge | 171:3a7713b1edbc | 57 | #ifdef __cplusplus |
AnnaBridge | 171:3a7713b1edbc | 58 | extern "C" { |
AnnaBridge | 171:3a7713b1edbc | 59 | #endif |
AnnaBridge | 171:3a7713b1edbc | 60 | |
AnnaBridge | 171:3a7713b1edbc | 61 | /* Includes ------------------------------------------------------------------*/ |
AnnaBridge | 171:3a7713b1edbc | 62 | #include "stm32f1xx.h" |
AnnaBridge | 171:3a7713b1edbc | 63 | |
AnnaBridge | 171:3a7713b1edbc | 64 | /** @addtogroup STM32F1xx_LL_Driver |
AnnaBridge | 171:3a7713b1edbc | 65 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 66 | */ |
AnnaBridge | 171:3a7713b1edbc | 67 | |
AnnaBridge | 171:3a7713b1edbc | 68 | #if defined(RCC) |
AnnaBridge | 171:3a7713b1edbc | 69 | |
AnnaBridge | 171:3a7713b1edbc | 70 | /** @defgroup BUS_LL BUS |
AnnaBridge | 171:3a7713b1edbc | 71 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 72 | */ |
AnnaBridge | 171:3a7713b1edbc | 73 | |
AnnaBridge | 171:3a7713b1edbc | 74 | /* Private types -------------------------------------------------------------*/ |
AnnaBridge | 171:3a7713b1edbc | 75 | /* Private variables ---------------------------------------------------------*/ |
AnnaBridge | 171:3a7713b1edbc | 76 | |
AnnaBridge | 171:3a7713b1edbc | 77 | /* Private constants ---------------------------------------------------------*/ |
AnnaBridge | 171:3a7713b1edbc | 78 | #if defined(RCC_AHBRSTR_OTGFSRST) || defined(RCC_AHBRSTR_ETHMACRST) |
AnnaBridge | 171:3a7713b1edbc | 79 | #define RCC_AHBRSTR_SUPPORT |
AnnaBridge | 171:3a7713b1edbc | 80 | #endif /* RCC_AHBRSTR_OTGFSRST || RCC_AHBRSTR_ETHMACRST */ |
AnnaBridge | 171:3a7713b1edbc | 81 | |
AnnaBridge | 171:3a7713b1edbc | 82 | /* Private macros ------------------------------------------------------------*/ |
AnnaBridge | 171:3a7713b1edbc | 83 | |
AnnaBridge | 171:3a7713b1edbc | 84 | /* Exported types ------------------------------------------------------------*/ |
AnnaBridge | 171:3a7713b1edbc | 85 | /* Exported constants --------------------------------------------------------*/ |
AnnaBridge | 171:3a7713b1edbc | 86 | /** @defgroup BUS_LL_Exported_Constants BUS Exported Constants |
AnnaBridge | 171:3a7713b1edbc | 87 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 88 | */ |
AnnaBridge | 171:3a7713b1edbc | 89 | |
AnnaBridge | 171:3a7713b1edbc | 90 | /** @defgroup BUS_LL_EC_AHB1_GRP1_PERIPH AHB1 GRP1 PERIPH |
AnnaBridge | 171:3a7713b1edbc | 91 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 92 | */ |
AnnaBridge | 171:3a7713b1edbc | 93 | #define LL_AHB1_GRP1_PERIPH_ALL (uint32_t)0xFFFFFFFFU |
AnnaBridge | 171:3a7713b1edbc | 94 | #define LL_AHB1_GRP1_PERIPH_CRC RCC_AHBENR_CRCEN |
AnnaBridge | 171:3a7713b1edbc | 95 | #define LL_AHB1_GRP1_PERIPH_DMA1 RCC_AHBENR_DMA1EN |
AnnaBridge | 171:3a7713b1edbc | 96 | #if defined(DMA2) |
AnnaBridge | 171:3a7713b1edbc | 97 | #define LL_AHB1_GRP1_PERIPH_DMA2 RCC_AHBENR_DMA2EN |
AnnaBridge | 171:3a7713b1edbc | 98 | #endif /*DMA2*/ |
AnnaBridge | 171:3a7713b1edbc | 99 | #if defined(ETH) |
AnnaBridge | 171:3a7713b1edbc | 100 | #define LL_AHB1_GRP1_PERIPH_ETHMAC RCC_AHBENR_ETHMACEN |
AnnaBridge | 171:3a7713b1edbc | 101 | #define LL_AHB1_GRP1_PERIPH_ETHMACRX RCC_AHBENR_ETHMACRXEN |
AnnaBridge | 171:3a7713b1edbc | 102 | #define LL_AHB1_GRP1_PERIPH_ETHMACTX RCC_AHBENR_ETHMACTXEN |
AnnaBridge | 171:3a7713b1edbc | 103 | #endif /*ETH*/ |
AnnaBridge | 171:3a7713b1edbc | 104 | #define LL_AHB1_GRP1_PERIPH_FLASH RCC_AHBENR_FLITFEN |
AnnaBridge | 171:3a7713b1edbc | 105 | #if defined(FSMC_Bank1) |
AnnaBridge | 171:3a7713b1edbc | 106 | #define LL_AHB1_GRP1_PERIPH_FSMC RCC_AHBENR_FSMCEN |
AnnaBridge | 171:3a7713b1edbc | 107 | #endif /*FSMC_Bank1*/ |
AnnaBridge | 171:3a7713b1edbc | 108 | #if defined(USB_OTG_FS) |
AnnaBridge | 171:3a7713b1edbc | 109 | #define LL_AHB1_GRP1_PERIPH_OTGFS RCC_AHBENR_OTGFSEN |
AnnaBridge | 171:3a7713b1edbc | 110 | #endif /*USB_OTG_FS*/ |
AnnaBridge | 171:3a7713b1edbc | 111 | #if defined(SDIO) |
AnnaBridge | 171:3a7713b1edbc | 112 | #define LL_AHB1_GRP1_PERIPH_SDIO RCC_AHBENR_SDIOEN |
AnnaBridge | 171:3a7713b1edbc | 113 | #endif /*SDIO*/ |
AnnaBridge | 171:3a7713b1edbc | 114 | #define LL_AHB1_GRP1_PERIPH_SRAM RCC_AHBENR_SRAMEN |
AnnaBridge | 171:3a7713b1edbc | 115 | /** |
AnnaBridge | 171:3a7713b1edbc | 116 | * @} |
AnnaBridge | 171:3a7713b1edbc | 117 | */ |
AnnaBridge | 171:3a7713b1edbc | 118 | |
AnnaBridge | 171:3a7713b1edbc | 119 | /** @defgroup BUS_LL_EC_APB1_GRP1_PERIPH APB1 GRP1 PERIPH |
AnnaBridge | 171:3a7713b1edbc | 120 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 121 | */ |
AnnaBridge | 171:3a7713b1edbc | 122 | #define LL_APB1_GRP1_PERIPH_ALL (uint32_t)0xFFFFFFFFU |
AnnaBridge | 171:3a7713b1edbc | 123 | #define LL_APB1_GRP1_PERIPH_BKP RCC_APB1ENR_BKPEN |
AnnaBridge | 171:3a7713b1edbc | 124 | #if defined(CAN1) |
AnnaBridge | 171:3a7713b1edbc | 125 | #define LL_APB1_GRP1_PERIPH_CAN1 RCC_APB1ENR_CAN1EN |
AnnaBridge | 171:3a7713b1edbc | 126 | #endif /*CAN1*/ |
AnnaBridge | 171:3a7713b1edbc | 127 | #if defined(CAN2) |
AnnaBridge | 171:3a7713b1edbc | 128 | #define LL_APB1_GRP1_PERIPH_CAN2 RCC_APB1ENR_CAN2EN |
AnnaBridge | 171:3a7713b1edbc | 129 | #endif /*CAN2*/ |
AnnaBridge | 171:3a7713b1edbc | 130 | #if defined(CEC) |
AnnaBridge | 171:3a7713b1edbc | 131 | #define LL_APB1_GRP1_PERIPH_CEC RCC_APB1ENR_CECEN |
AnnaBridge | 171:3a7713b1edbc | 132 | #endif /*CEC*/ |
AnnaBridge | 171:3a7713b1edbc | 133 | #if defined(DAC) |
AnnaBridge | 171:3a7713b1edbc | 134 | #define LL_APB1_GRP1_PERIPH_DAC1 RCC_APB1ENR_DACEN |
AnnaBridge | 171:3a7713b1edbc | 135 | #endif /*DAC*/ |
AnnaBridge | 171:3a7713b1edbc | 136 | #define LL_APB1_GRP1_PERIPH_I2C1 RCC_APB1ENR_I2C1EN |
AnnaBridge | 171:3a7713b1edbc | 137 | #if defined(I2C2) |
AnnaBridge | 171:3a7713b1edbc | 138 | #define LL_APB1_GRP1_PERIPH_I2C2 RCC_APB1ENR_I2C2EN |
AnnaBridge | 171:3a7713b1edbc | 139 | #endif /*I2C2*/ |
AnnaBridge | 171:3a7713b1edbc | 140 | #define LL_APB1_GRP1_PERIPH_PWR RCC_APB1ENR_PWREN |
AnnaBridge | 171:3a7713b1edbc | 141 | #if defined(SPI2) |
AnnaBridge | 171:3a7713b1edbc | 142 | #define LL_APB1_GRP1_PERIPH_SPI2 RCC_APB1ENR_SPI2EN |
AnnaBridge | 171:3a7713b1edbc | 143 | #endif /*SPI2*/ |
AnnaBridge | 171:3a7713b1edbc | 144 | #if defined(SPI3) |
AnnaBridge | 171:3a7713b1edbc | 145 | #define LL_APB1_GRP1_PERIPH_SPI3 RCC_APB1ENR_SPI3EN |
AnnaBridge | 171:3a7713b1edbc | 146 | #endif /*SPI3*/ |
AnnaBridge | 171:3a7713b1edbc | 147 | #if defined(TIM12) |
AnnaBridge | 171:3a7713b1edbc | 148 | #define LL_APB1_GRP1_PERIPH_TIM12 RCC_APB1ENR_TIM12EN |
AnnaBridge | 171:3a7713b1edbc | 149 | #endif /*TIM12*/ |
AnnaBridge | 171:3a7713b1edbc | 150 | #if defined(TIM13) |
AnnaBridge | 171:3a7713b1edbc | 151 | #define LL_APB1_GRP1_PERIPH_TIM13 RCC_APB1ENR_TIM13EN |
AnnaBridge | 171:3a7713b1edbc | 152 | #endif /*TIM13*/ |
AnnaBridge | 171:3a7713b1edbc | 153 | #if defined(TIM14) |
AnnaBridge | 171:3a7713b1edbc | 154 | #define LL_APB1_GRP1_PERIPH_TIM14 RCC_APB1ENR_TIM14EN |
AnnaBridge | 171:3a7713b1edbc | 155 | #endif /*TIM14*/ |
AnnaBridge | 171:3a7713b1edbc | 156 | #define LL_APB1_GRP1_PERIPH_TIM2 RCC_APB1ENR_TIM2EN |
AnnaBridge | 171:3a7713b1edbc | 157 | #define LL_APB1_GRP1_PERIPH_TIM3 RCC_APB1ENR_TIM3EN |
AnnaBridge | 171:3a7713b1edbc | 158 | #if defined(TIM4) |
AnnaBridge | 171:3a7713b1edbc | 159 | #define LL_APB1_GRP1_PERIPH_TIM4 RCC_APB1ENR_TIM4EN |
AnnaBridge | 171:3a7713b1edbc | 160 | #endif /*TIM4*/ |
AnnaBridge | 171:3a7713b1edbc | 161 | #if defined(TIM5) |
AnnaBridge | 171:3a7713b1edbc | 162 | #define LL_APB1_GRP1_PERIPH_TIM5 RCC_APB1ENR_TIM5EN |
AnnaBridge | 171:3a7713b1edbc | 163 | #endif /*TIM5*/ |
AnnaBridge | 171:3a7713b1edbc | 164 | #if defined(TIM6) |
AnnaBridge | 171:3a7713b1edbc | 165 | #define LL_APB1_GRP1_PERIPH_TIM6 RCC_APB1ENR_TIM6EN |
AnnaBridge | 171:3a7713b1edbc | 166 | #endif /*TIM6*/ |
AnnaBridge | 171:3a7713b1edbc | 167 | #if defined(TIM7) |
AnnaBridge | 171:3a7713b1edbc | 168 | #define LL_APB1_GRP1_PERIPH_TIM7 RCC_APB1ENR_TIM7EN |
AnnaBridge | 171:3a7713b1edbc | 169 | #endif /*TIM7*/ |
AnnaBridge | 171:3a7713b1edbc | 170 | #if defined(UART4) |
AnnaBridge | 171:3a7713b1edbc | 171 | #define LL_APB1_GRP1_PERIPH_UART4 RCC_APB1ENR_UART4EN |
AnnaBridge | 171:3a7713b1edbc | 172 | #endif /*UART4*/ |
AnnaBridge | 171:3a7713b1edbc | 173 | #if defined(UART5) |
AnnaBridge | 171:3a7713b1edbc | 174 | #define LL_APB1_GRP1_PERIPH_UART5 RCC_APB1ENR_UART5EN |
AnnaBridge | 171:3a7713b1edbc | 175 | #endif /*UART5*/ |
AnnaBridge | 171:3a7713b1edbc | 176 | #define LL_APB1_GRP1_PERIPH_USART2 RCC_APB1ENR_USART2EN |
AnnaBridge | 171:3a7713b1edbc | 177 | #if defined(USART3) |
AnnaBridge | 171:3a7713b1edbc | 178 | #define LL_APB1_GRP1_PERIPH_USART3 RCC_APB1ENR_USART3EN |
AnnaBridge | 171:3a7713b1edbc | 179 | #endif /*USART3*/ |
AnnaBridge | 171:3a7713b1edbc | 180 | #if defined(USB) |
AnnaBridge | 171:3a7713b1edbc | 181 | #define LL_APB1_GRP1_PERIPH_USB RCC_APB1ENR_USBEN |
AnnaBridge | 171:3a7713b1edbc | 182 | #endif /*USB*/ |
AnnaBridge | 171:3a7713b1edbc | 183 | #define LL_APB1_GRP1_PERIPH_WWDG RCC_APB1ENR_WWDGEN |
AnnaBridge | 171:3a7713b1edbc | 184 | /** |
AnnaBridge | 171:3a7713b1edbc | 185 | * @} |
AnnaBridge | 171:3a7713b1edbc | 186 | */ |
AnnaBridge | 171:3a7713b1edbc | 187 | |
AnnaBridge | 171:3a7713b1edbc | 188 | /** @defgroup BUS_LL_EC_APB2_GRP1_PERIPH APB2 GRP1 PERIPH |
AnnaBridge | 171:3a7713b1edbc | 189 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 190 | */ |
AnnaBridge | 171:3a7713b1edbc | 191 | #define LL_APB2_GRP1_PERIPH_ALL (uint32_t)0xFFFFFFFFU |
AnnaBridge | 171:3a7713b1edbc | 192 | #define LL_APB2_GRP1_PERIPH_ADC1 RCC_APB2ENR_ADC1EN |
AnnaBridge | 171:3a7713b1edbc | 193 | #if defined(ADC2) |
AnnaBridge | 171:3a7713b1edbc | 194 | #define LL_APB2_GRP1_PERIPH_ADC2 RCC_APB2ENR_ADC2EN |
AnnaBridge | 171:3a7713b1edbc | 195 | #endif /*ADC2*/ |
AnnaBridge | 171:3a7713b1edbc | 196 | #if defined(ADC3) |
AnnaBridge | 171:3a7713b1edbc | 197 | #define LL_APB2_GRP1_PERIPH_ADC3 RCC_APB2ENR_ADC3EN |
AnnaBridge | 171:3a7713b1edbc | 198 | #endif /*ADC3*/ |
AnnaBridge | 171:3a7713b1edbc | 199 | #define LL_APB2_GRP1_PERIPH_AFIO RCC_APB2ENR_AFIOEN |
AnnaBridge | 171:3a7713b1edbc | 200 | #define LL_APB2_GRP1_PERIPH_GPIOA RCC_APB2ENR_IOPAEN |
AnnaBridge | 171:3a7713b1edbc | 201 | #define LL_APB2_GRP1_PERIPH_GPIOB RCC_APB2ENR_IOPBEN |
AnnaBridge | 171:3a7713b1edbc | 202 | #define LL_APB2_GRP1_PERIPH_GPIOC RCC_APB2ENR_IOPCEN |
AnnaBridge | 171:3a7713b1edbc | 203 | #define LL_APB2_GRP1_PERIPH_GPIOD RCC_APB2ENR_IOPDEN |
AnnaBridge | 171:3a7713b1edbc | 204 | #if defined(GPIOE) |
AnnaBridge | 171:3a7713b1edbc | 205 | #define LL_APB2_GRP1_PERIPH_GPIOE RCC_APB2ENR_IOPEEN |
AnnaBridge | 171:3a7713b1edbc | 206 | #endif /*GPIOE*/ |
AnnaBridge | 171:3a7713b1edbc | 207 | #if defined(GPIOF) |
AnnaBridge | 171:3a7713b1edbc | 208 | #define LL_APB2_GRP1_PERIPH_GPIOF RCC_APB2ENR_IOPFEN |
AnnaBridge | 171:3a7713b1edbc | 209 | #endif /*GPIOF*/ |
AnnaBridge | 171:3a7713b1edbc | 210 | #if defined(GPIOG) |
AnnaBridge | 171:3a7713b1edbc | 211 | #define LL_APB2_GRP1_PERIPH_GPIOG RCC_APB2ENR_IOPGEN |
AnnaBridge | 171:3a7713b1edbc | 212 | #endif /*GPIOG*/ |
AnnaBridge | 171:3a7713b1edbc | 213 | #define LL_APB2_GRP1_PERIPH_SPI1 RCC_APB2ENR_SPI1EN |
AnnaBridge | 171:3a7713b1edbc | 214 | #if defined(TIM10) |
AnnaBridge | 171:3a7713b1edbc | 215 | #define LL_APB2_GRP1_PERIPH_TIM10 RCC_APB2ENR_TIM10EN |
AnnaBridge | 171:3a7713b1edbc | 216 | #endif /*TIM10*/ |
AnnaBridge | 171:3a7713b1edbc | 217 | #if defined(TIM11) |
AnnaBridge | 171:3a7713b1edbc | 218 | #define LL_APB2_GRP1_PERIPH_TIM11 RCC_APB2ENR_TIM11EN |
AnnaBridge | 171:3a7713b1edbc | 219 | #endif /*TIM11*/ |
AnnaBridge | 171:3a7713b1edbc | 220 | #if defined(TIM15) |
AnnaBridge | 171:3a7713b1edbc | 221 | #define LL_APB2_GRP1_PERIPH_TIM15 RCC_APB2ENR_TIM15EN |
AnnaBridge | 171:3a7713b1edbc | 222 | #endif /*TIM15*/ |
AnnaBridge | 171:3a7713b1edbc | 223 | #if defined(TIM16) |
AnnaBridge | 171:3a7713b1edbc | 224 | #define LL_APB2_GRP1_PERIPH_TIM16 RCC_APB2ENR_TIM16EN |
AnnaBridge | 171:3a7713b1edbc | 225 | #endif /*TIM16*/ |
AnnaBridge | 171:3a7713b1edbc | 226 | #if defined(TIM17) |
AnnaBridge | 171:3a7713b1edbc | 227 | #define LL_APB2_GRP1_PERIPH_TIM17 RCC_APB2ENR_TIM17EN |
AnnaBridge | 171:3a7713b1edbc | 228 | #endif /*TIM17*/ |
AnnaBridge | 171:3a7713b1edbc | 229 | #define LL_APB2_GRP1_PERIPH_TIM1 RCC_APB2ENR_TIM1EN |
AnnaBridge | 171:3a7713b1edbc | 230 | #if defined(TIM8) |
AnnaBridge | 171:3a7713b1edbc | 231 | #define LL_APB2_GRP1_PERIPH_TIM8 RCC_APB2ENR_TIM8EN |
AnnaBridge | 171:3a7713b1edbc | 232 | #endif /*TIM8*/ |
AnnaBridge | 171:3a7713b1edbc | 233 | #if defined(TIM9) |
AnnaBridge | 171:3a7713b1edbc | 234 | #define LL_APB2_GRP1_PERIPH_TIM9 RCC_APB2ENR_TIM9EN |
AnnaBridge | 171:3a7713b1edbc | 235 | #endif /*TIM9*/ |
AnnaBridge | 171:3a7713b1edbc | 236 | #define LL_APB2_GRP1_PERIPH_USART1 RCC_APB2ENR_USART1EN |
AnnaBridge | 171:3a7713b1edbc | 237 | /** |
AnnaBridge | 171:3a7713b1edbc | 238 | * @} |
AnnaBridge | 171:3a7713b1edbc | 239 | */ |
AnnaBridge | 171:3a7713b1edbc | 240 | |
AnnaBridge | 171:3a7713b1edbc | 241 | /** |
AnnaBridge | 171:3a7713b1edbc | 242 | * @} |
AnnaBridge | 171:3a7713b1edbc | 243 | */ |
AnnaBridge | 171:3a7713b1edbc | 244 | |
AnnaBridge | 171:3a7713b1edbc | 245 | /* Exported macro ------------------------------------------------------------*/ |
AnnaBridge | 171:3a7713b1edbc | 246 | |
AnnaBridge | 171:3a7713b1edbc | 247 | /* Exported functions --------------------------------------------------------*/ |
AnnaBridge | 171:3a7713b1edbc | 248 | /** @defgroup BUS_LL_Exported_Functions BUS Exported Functions |
AnnaBridge | 171:3a7713b1edbc | 249 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 250 | */ |
AnnaBridge | 171:3a7713b1edbc | 251 | |
AnnaBridge | 171:3a7713b1edbc | 252 | /** @defgroup BUS_LL_EF_AHB1 AHB1 |
AnnaBridge | 171:3a7713b1edbc | 253 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 254 | */ |
AnnaBridge | 171:3a7713b1edbc | 255 | |
AnnaBridge | 171:3a7713b1edbc | 256 | /** |
AnnaBridge | 171:3a7713b1edbc | 257 | * @brief Enable AHB1 peripherals clock. |
AnnaBridge | 171:3a7713b1edbc | 258 | * @rmtoll AHBENR CRCEN LL_AHB1_GRP1_EnableClock\n |
AnnaBridge | 171:3a7713b1edbc | 259 | * AHBENR DMA1EN LL_AHB1_GRP1_EnableClock\n |
AnnaBridge | 171:3a7713b1edbc | 260 | * AHBENR DMA2EN LL_AHB1_GRP1_EnableClock\n |
AnnaBridge | 171:3a7713b1edbc | 261 | * AHBENR ETHMACEN LL_AHB1_GRP1_EnableClock\n |
AnnaBridge | 171:3a7713b1edbc | 262 | * AHBENR ETHMACRXEN LL_AHB1_GRP1_EnableClock\n |
AnnaBridge | 171:3a7713b1edbc | 263 | * AHBENR ETHMACTXEN LL_AHB1_GRP1_EnableClock\n |
AnnaBridge | 171:3a7713b1edbc | 264 | * AHBENR FLITFEN LL_AHB1_GRP1_EnableClock\n |
AnnaBridge | 171:3a7713b1edbc | 265 | * AHBENR FSMCEN LL_AHB1_GRP1_EnableClock\n |
AnnaBridge | 171:3a7713b1edbc | 266 | * AHBENR OTGFSEN LL_AHB1_GRP1_EnableClock\n |
AnnaBridge | 171:3a7713b1edbc | 267 | * AHBENR SDIOEN LL_AHB1_GRP1_EnableClock\n |
AnnaBridge | 171:3a7713b1edbc | 268 | * AHBENR SRAMEN LL_AHB1_GRP1_EnableClock |
AnnaBridge | 171:3a7713b1edbc | 269 | * @param Periphs This parameter can be a combination of the following values: |
AnnaBridge | 171:3a7713b1edbc | 270 | * @arg @ref LL_AHB1_GRP1_PERIPH_CRC |
AnnaBridge | 171:3a7713b1edbc | 271 | * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1 |
AnnaBridge | 171:3a7713b1edbc | 272 | * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2 (*) |
AnnaBridge | 171:3a7713b1edbc | 273 | * @arg @ref LL_AHB1_GRP1_PERIPH_ETHMAC (*) |
AnnaBridge | 171:3a7713b1edbc | 274 | * @arg @ref LL_AHB1_GRP1_PERIPH_ETHMACRX (*) |
AnnaBridge | 171:3a7713b1edbc | 275 | * @arg @ref LL_AHB1_GRP1_PERIPH_ETHMACTX (*) |
AnnaBridge | 171:3a7713b1edbc | 276 | * @arg @ref LL_AHB1_GRP1_PERIPH_FLASH |
AnnaBridge | 171:3a7713b1edbc | 277 | * @arg @ref LL_AHB1_GRP1_PERIPH_FSMC (*) |
AnnaBridge | 171:3a7713b1edbc | 278 | * @arg @ref LL_AHB1_GRP1_PERIPH_OTGFS (*) |
AnnaBridge | 171:3a7713b1edbc | 279 | * @arg @ref LL_AHB1_GRP1_PERIPH_SDIO (*) |
AnnaBridge | 171:3a7713b1edbc | 280 | * @arg @ref LL_AHB1_GRP1_PERIPH_SRAM |
AnnaBridge | 171:3a7713b1edbc | 281 | * |
AnnaBridge | 171:3a7713b1edbc | 282 | * (*) value not defined in all devices. |
AnnaBridge | 171:3a7713b1edbc | 283 | * @retval None |
AnnaBridge | 171:3a7713b1edbc | 284 | */ |
AnnaBridge | 171:3a7713b1edbc | 285 | __STATIC_INLINE void LL_AHB1_GRP1_EnableClock(uint32_t Periphs) |
AnnaBridge | 171:3a7713b1edbc | 286 | { |
AnnaBridge | 171:3a7713b1edbc | 287 | __IO uint32_t tmpreg; |
AnnaBridge | 171:3a7713b1edbc | 288 | SET_BIT(RCC->AHBENR, Periphs); |
AnnaBridge | 171:3a7713b1edbc | 289 | /* Delay after an RCC peripheral clock enabling */ |
AnnaBridge | 171:3a7713b1edbc | 290 | tmpreg = READ_BIT(RCC->AHBENR, Periphs); |
AnnaBridge | 171:3a7713b1edbc | 291 | (void)tmpreg; |
AnnaBridge | 171:3a7713b1edbc | 292 | } |
AnnaBridge | 171:3a7713b1edbc | 293 | |
AnnaBridge | 171:3a7713b1edbc | 294 | /** |
AnnaBridge | 171:3a7713b1edbc | 295 | * @brief Check if AHB1 peripheral clock is enabled or not |
AnnaBridge | 171:3a7713b1edbc | 296 | * @rmtoll AHBENR CRCEN LL_AHB1_GRP1_IsEnabledClock\n |
AnnaBridge | 171:3a7713b1edbc | 297 | * AHBENR DMA1EN LL_AHB1_GRP1_IsEnabledClock\n |
AnnaBridge | 171:3a7713b1edbc | 298 | * AHBENR DMA2EN LL_AHB1_GRP1_IsEnabledClock\n |
AnnaBridge | 171:3a7713b1edbc | 299 | * AHBENR ETHMACEN LL_AHB1_GRP1_IsEnabledClock\n |
AnnaBridge | 171:3a7713b1edbc | 300 | * AHBENR ETHMACRXEN LL_AHB1_GRP1_IsEnabledClock\n |
AnnaBridge | 171:3a7713b1edbc | 301 | * AHBENR ETHMACTXEN LL_AHB1_GRP1_IsEnabledClock\n |
AnnaBridge | 171:3a7713b1edbc | 302 | * AHBENR FLITFEN LL_AHB1_GRP1_IsEnabledClock\n |
AnnaBridge | 171:3a7713b1edbc | 303 | * AHBENR FSMCEN LL_AHB1_GRP1_IsEnabledClock\n |
AnnaBridge | 171:3a7713b1edbc | 304 | * AHBENR OTGFSEN LL_AHB1_GRP1_IsEnabledClock\n |
AnnaBridge | 171:3a7713b1edbc | 305 | * AHBENR SDIOEN LL_AHB1_GRP1_IsEnabledClock\n |
AnnaBridge | 171:3a7713b1edbc | 306 | * AHBENR SRAMEN LL_AHB1_GRP1_IsEnabledClock |
AnnaBridge | 171:3a7713b1edbc | 307 | * @param Periphs This parameter can be a combination of the following values: |
AnnaBridge | 171:3a7713b1edbc | 308 | * @arg @ref LL_AHB1_GRP1_PERIPH_CRC |
AnnaBridge | 171:3a7713b1edbc | 309 | * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1 |
AnnaBridge | 171:3a7713b1edbc | 310 | * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2 (*) |
AnnaBridge | 171:3a7713b1edbc | 311 | * @arg @ref LL_AHB1_GRP1_PERIPH_ETHMAC (*) |
AnnaBridge | 171:3a7713b1edbc | 312 | * @arg @ref LL_AHB1_GRP1_PERIPH_ETHMACRX (*) |
AnnaBridge | 171:3a7713b1edbc | 313 | * @arg @ref LL_AHB1_GRP1_PERIPH_ETHMACTX (*) |
AnnaBridge | 171:3a7713b1edbc | 314 | * @arg @ref LL_AHB1_GRP1_PERIPH_FLASH |
AnnaBridge | 171:3a7713b1edbc | 315 | * @arg @ref LL_AHB1_GRP1_PERIPH_FSMC (*) |
AnnaBridge | 171:3a7713b1edbc | 316 | * @arg @ref LL_AHB1_GRP1_PERIPH_OTGFS (*) |
AnnaBridge | 171:3a7713b1edbc | 317 | * @arg @ref LL_AHB1_GRP1_PERIPH_SDIO (*) |
AnnaBridge | 171:3a7713b1edbc | 318 | * @arg @ref LL_AHB1_GRP1_PERIPH_SRAM |
AnnaBridge | 171:3a7713b1edbc | 319 | * |
AnnaBridge | 171:3a7713b1edbc | 320 | * (*) value not defined in all devices. |
AnnaBridge | 171:3a7713b1edbc | 321 | * @retval State of Periphs (1 or 0). |
AnnaBridge | 171:3a7713b1edbc | 322 | */ |
AnnaBridge | 171:3a7713b1edbc | 323 | __STATIC_INLINE uint32_t LL_AHB1_GRP1_IsEnabledClock(uint32_t Periphs) |
AnnaBridge | 171:3a7713b1edbc | 324 | { |
AnnaBridge | 171:3a7713b1edbc | 325 | return (READ_BIT(RCC->AHBENR, Periphs) == Periphs); |
AnnaBridge | 171:3a7713b1edbc | 326 | } |
AnnaBridge | 171:3a7713b1edbc | 327 | |
AnnaBridge | 171:3a7713b1edbc | 328 | /** |
AnnaBridge | 171:3a7713b1edbc | 329 | * @brief Disable AHB1 peripherals clock. |
AnnaBridge | 171:3a7713b1edbc | 330 | * @rmtoll AHBENR CRCEN LL_AHB1_GRP1_DisableClock\n |
AnnaBridge | 171:3a7713b1edbc | 331 | * AHBENR DMA1EN LL_AHB1_GRP1_DisableClock\n |
AnnaBridge | 171:3a7713b1edbc | 332 | * AHBENR DMA2EN LL_AHB1_GRP1_DisableClock\n |
AnnaBridge | 171:3a7713b1edbc | 333 | * AHBENR ETHMACEN LL_AHB1_GRP1_DisableClock\n |
AnnaBridge | 171:3a7713b1edbc | 334 | * AHBENR ETHMACRXEN LL_AHB1_GRP1_DisableClock\n |
AnnaBridge | 171:3a7713b1edbc | 335 | * AHBENR ETHMACTXEN LL_AHB1_GRP1_DisableClock\n |
AnnaBridge | 171:3a7713b1edbc | 336 | * AHBENR FLITFEN LL_AHB1_GRP1_DisableClock\n |
AnnaBridge | 171:3a7713b1edbc | 337 | * AHBENR FSMCEN LL_AHB1_GRP1_DisableClock\n |
AnnaBridge | 171:3a7713b1edbc | 338 | * AHBENR OTGFSEN LL_AHB1_GRP1_DisableClock\n |
AnnaBridge | 171:3a7713b1edbc | 339 | * AHBENR SDIOEN LL_AHB1_GRP1_DisableClock\n |
AnnaBridge | 171:3a7713b1edbc | 340 | * AHBENR SRAMEN LL_AHB1_GRP1_DisableClock |
AnnaBridge | 171:3a7713b1edbc | 341 | * @param Periphs This parameter can be a combination of the following values: |
AnnaBridge | 171:3a7713b1edbc | 342 | * @arg @ref LL_AHB1_GRP1_PERIPH_CRC |
AnnaBridge | 171:3a7713b1edbc | 343 | * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1 |
AnnaBridge | 171:3a7713b1edbc | 344 | * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2 (*) |
AnnaBridge | 171:3a7713b1edbc | 345 | * @arg @ref LL_AHB1_GRP1_PERIPH_ETHMAC (*) |
AnnaBridge | 171:3a7713b1edbc | 346 | * @arg @ref LL_AHB1_GRP1_PERIPH_ETHMACRX (*) |
AnnaBridge | 171:3a7713b1edbc | 347 | * @arg @ref LL_AHB1_GRP1_PERIPH_ETHMACTX (*) |
AnnaBridge | 171:3a7713b1edbc | 348 | * @arg @ref LL_AHB1_GRP1_PERIPH_FLASH |
AnnaBridge | 171:3a7713b1edbc | 349 | * @arg @ref LL_AHB1_GRP1_PERIPH_FSMC (*) |
AnnaBridge | 171:3a7713b1edbc | 350 | * @arg @ref LL_AHB1_GRP1_PERIPH_OTGFS (*) |
AnnaBridge | 171:3a7713b1edbc | 351 | * @arg @ref LL_AHB1_GRP1_PERIPH_SDIO (*) |
AnnaBridge | 171:3a7713b1edbc | 352 | * @arg @ref LL_AHB1_GRP1_PERIPH_SRAM |
AnnaBridge | 171:3a7713b1edbc | 353 | * |
AnnaBridge | 171:3a7713b1edbc | 354 | * (*) value not defined in all devices. |
AnnaBridge | 171:3a7713b1edbc | 355 | * @retval None |
AnnaBridge | 171:3a7713b1edbc | 356 | */ |
AnnaBridge | 171:3a7713b1edbc | 357 | __STATIC_INLINE void LL_AHB1_GRP1_DisableClock(uint32_t Periphs) |
AnnaBridge | 171:3a7713b1edbc | 358 | { |
AnnaBridge | 171:3a7713b1edbc | 359 | CLEAR_BIT(RCC->AHBENR, Periphs); |
AnnaBridge | 171:3a7713b1edbc | 360 | } |
AnnaBridge | 171:3a7713b1edbc | 361 | |
AnnaBridge | 171:3a7713b1edbc | 362 | #if defined(RCC_AHBRSTR_SUPPORT) |
AnnaBridge | 171:3a7713b1edbc | 363 | /** |
AnnaBridge | 171:3a7713b1edbc | 364 | * @brief Force AHB1 peripherals reset. |
AnnaBridge | 171:3a7713b1edbc | 365 | * @rmtoll AHBRSTR ETHMACRST LL_AHB1_GRP1_ForceReset\n |
AnnaBridge | 171:3a7713b1edbc | 366 | * AHBRSTR OTGFSRST LL_AHB1_GRP1_ForceReset |
AnnaBridge | 171:3a7713b1edbc | 367 | * @param Periphs This parameter can be a combination of the following values: |
AnnaBridge | 171:3a7713b1edbc | 368 | * @arg @ref LL_AHB1_GRP1_PERIPH_ALL |
AnnaBridge | 171:3a7713b1edbc | 369 | * @arg @ref LL_AHB1_GRP1_PERIPH_ETHMAC (*) |
AnnaBridge | 171:3a7713b1edbc | 370 | * @arg @ref LL_AHB1_GRP1_PERIPH_OTGFS (*) |
AnnaBridge | 171:3a7713b1edbc | 371 | * |
AnnaBridge | 171:3a7713b1edbc | 372 | * (*) value not defined in all devices. |
AnnaBridge | 171:3a7713b1edbc | 373 | * @retval None |
AnnaBridge | 171:3a7713b1edbc | 374 | */ |
AnnaBridge | 171:3a7713b1edbc | 375 | __STATIC_INLINE void LL_AHB1_GRP1_ForceReset(uint32_t Periphs) |
AnnaBridge | 171:3a7713b1edbc | 376 | { |
AnnaBridge | 171:3a7713b1edbc | 377 | SET_BIT(RCC->AHBRSTR, Periphs); |
AnnaBridge | 171:3a7713b1edbc | 378 | } |
AnnaBridge | 171:3a7713b1edbc | 379 | |
AnnaBridge | 171:3a7713b1edbc | 380 | /** |
AnnaBridge | 171:3a7713b1edbc | 381 | * @brief Release AHB1 peripherals reset. |
AnnaBridge | 171:3a7713b1edbc | 382 | * @rmtoll AHBRSTR ETHMACRST LL_AHB1_GRP1_ReleaseReset\n |
AnnaBridge | 171:3a7713b1edbc | 383 | * AHBRSTR OTGFSRST LL_AHB1_GRP1_ReleaseReset |
AnnaBridge | 171:3a7713b1edbc | 384 | * @param Periphs This parameter can be a combination of the following values: |
AnnaBridge | 171:3a7713b1edbc | 385 | * @arg @ref LL_AHB1_GRP1_PERIPH_ALL |
AnnaBridge | 171:3a7713b1edbc | 386 | * @arg @ref LL_AHB1_GRP1_PERIPH_ETHMAC (*) |
AnnaBridge | 171:3a7713b1edbc | 387 | * @arg @ref LL_AHB1_GRP1_PERIPH_OTGFS (*) |
AnnaBridge | 171:3a7713b1edbc | 388 | * |
AnnaBridge | 171:3a7713b1edbc | 389 | * (*) value not defined in all devices. |
AnnaBridge | 171:3a7713b1edbc | 390 | * @retval None |
AnnaBridge | 171:3a7713b1edbc | 391 | */ |
AnnaBridge | 171:3a7713b1edbc | 392 | __STATIC_INLINE void LL_AHB1_GRP1_ReleaseReset(uint32_t Periphs) |
AnnaBridge | 171:3a7713b1edbc | 393 | { |
AnnaBridge | 171:3a7713b1edbc | 394 | CLEAR_BIT(RCC->AHBRSTR, Periphs); |
AnnaBridge | 171:3a7713b1edbc | 395 | } |
AnnaBridge | 171:3a7713b1edbc | 396 | #endif /* RCC_AHBRSTR_SUPPORT */ |
AnnaBridge | 171:3a7713b1edbc | 397 | |
AnnaBridge | 171:3a7713b1edbc | 398 | /** |
AnnaBridge | 171:3a7713b1edbc | 399 | * @} |
AnnaBridge | 171:3a7713b1edbc | 400 | */ |
AnnaBridge | 171:3a7713b1edbc | 401 | |
AnnaBridge | 171:3a7713b1edbc | 402 | /** @defgroup BUS_LL_EF_APB1 APB1 |
AnnaBridge | 171:3a7713b1edbc | 403 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 404 | */ |
AnnaBridge | 171:3a7713b1edbc | 405 | |
AnnaBridge | 171:3a7713b1edbc | 406 | /** |
AnnaBridge | 171:3a7713b1edbc | 407 | * @brief Enable APB1 peripherals clock. |
AnnaBridge | 171:3a7713b1edbc | 408 | * @rmtoll APB1ENR BKPEN LL_APB1_GRP1_EnableClock\n |
AnnaBridge | 171:3a7713b1edbc | 409 | * APB1ENR CAN1EN LL_APB1_GRP1_EnableClock\n |
AnnaBridge | 171:3a7713b1edbc | 410 | * APB1ENR CAN2EN LL_APB1_GRP1_EnableClock\n |
AnnaBridge | 171:3a7713b1edbc | 411 | * APB1ENR CECEN LL_APB1_GRP1_EnableClock\n |
AnnaBridge | 171:3a7713b1edbc | 412 | * APB1ENR DACEN LL_APB1_GRP1_EnableClock\n |
AnnaBridge | 171:3a7713b1edbc | 413 | * APB1ENR I2C1EN LL_APB1_GRP1_EnableClock\n |
AnnaBridge | 171:3a7713b1edbc | 414 | * APB1ENR I2C2EN LL_APB1_GRP1_EnableClock\n |
AnnaBridge | 171:3a7713b1edbc | 415 | * APB1ENR PWREN LL_APB1_GRP1_EnableClock\n |
AnnaBridge | 171:3a7713b1edbc | 416 | * APB1ENR SPI2EN LL_APB1_GRP1_EnableClock\n |
AnnaBridge | 171:3a7713b1edbc | 417 | * APB1ENR SPI3EN LL_APB1_GRP1_EnableClock\n |
AnnaBridge | 171:3a7713b1edbc | 418 | * APB1ENR TIM12EN LL_APB1_GRP1_EnableClock\n |
AnnaBridge | 171:3a7713b1edbc | 419 | * APB1ENR TIM13EN LL_APB1_GRP1_EnableClock\n |
AnnaBridge | 171:3a7713b1edbc | 420 | * APB1ENR TIM14EN LL_APB1_GRP1_EnableClock\n |
AnnaBridge | 171:3a7713b1edbc | 421 | * APB1ENR TIM2EN LL_APB1_GRP1_EnableClock\n |
AnnaBridge | 171:3a7713b1edbc | 422 | * APB1ENR TIM3EN LL_APB1_GRP1_EnableClock\n |
AnnaBridge | 171:3a7713b1edbc | 423 | * APB1ENR TIM4EN LL_APB1_GRP1_EnableClock\n |
AnnaBridge | 171:3a7713b1edbc | 424 | * APB1ENR TIM5EN LL_APB1_GRP1_EnableClock\n |
AnnaBridge | 171:3a7713b1edbc | 425 | * APB1ENR TIM6EN LL_APB1_GRP1_EnableClock\n |
AnnaBridge | 171:3a7713b1edbc | 426 | * APB1ENR TIM7EN LL_APB1_GRP1_EnableClock\n |
AnnaBridge | 171:3a7713b1edbc | 427 | * APB1ENR UART4EN LL_APB1_GRP1_EnableClock\n |
AnnaBridge | 171:3a7713b1edbc | 428 | * APB1ENR UART5EN LL_APB1_GRP1_EnableClock\n |
AnnaBridge | 171:3a7713b1edbc | 429 | * APB1ENR USART2EN LL_APB1_GRP1_EnableClock\n |
AnnaBridge | 171:3a7713b1edbc | 430 | * APB1ENR USART3EN LL_APB1_GRP1_EnableClock\n |
AnnaBridge | 171:3a7713b1edbc | 431 | * APB1ENR USBEN LL_APB1_GRP1_EnableClock\n |
AnnaBridge | 171:3a7713b1edbc | 432 | * APB1ENR WWDGEN LL_APB1_GRP1_EnableClock |
AnnaBridge | 171:3a7713b1edbc | 433 | * @param Periphs This parameter can be a combination of the following values: |
AnnaBridge | 171:3a7713b1edbc | 434 | * @arg @ref LL_APB1_GRP1_PERIPH_BKP |
AnnaBridge | 171:3a7713b1edbc | 435 | * @arg @ref LL_APB1_GRP1_PERIPH_CAN1 (*) |
AnnaBridge | 171:3a7713b1edbc | 436 | * @arg @ref LL_APB1_GRP1_PERIPH_CAN2 (*) |
AnnaBridge | 171:3a7713b1edbc | 437 | * @arg @ref LL_APB1_GRP1_PERIPH_CEC (*) |
AnnaBridge | 171:3a7713b1edbc | 438 | * @arg @ref LL_APB1_GRP1_PERIPH_DAC1 (*) |
AnnaBridge | 171:3a7713b1edbc | 439 | * @arg @ref LL_APB1_GRP1_PERIPH_I2C1 |
AnnaBridge | 171:3a7713b1edbc | 440 | * @arg @ref LL_APB1_GRP1_PERIPH_I2C2 (*) |
AnnaBridge | 171:3a7713b1edbc | 441 | * @arg @ref LL_APB1_GRP1_PERIPH_PWR |
AnnaBridge | 171:3a7713b1edbc | 442 | * @arg @ref LL_APB1_GRP1_PERIPH_SPI2 (*) |
AnnaBridge | 171:3a7713b1edbc | 443 | * @arg @ref LL_APB1_GRP1_PERIPH_SPI3 (*) |
AnnaBridge | 171:3a7713b1edbc | 444 | * @arg @ref LL_APB1_GRP1_PERIPH_TIM12 (*) |
AnnaBridge | 171:3a7713b1edbc | 445 | * @arg @ref LL_APB1_GRP1_PERIPH_TIM13 (*) |
AnnaBridge | 171:3a7713b1edbc | 446 | * @arg @ref LL_APB1_GRP1_PERIPH_TIM14 (*) |
AnnaBridge | 171:3a7713b1edbc | 447 | * @arg @ref LL_APB1_GRP1_PERIPH_TIM2 |
AnnaBridge | 171:3a7713b1edbc | 448 | * @arg @ref LL_APB1_GRP1_PERIPH_TIM3 |
AnnaBridge | 171:3a7713b1edbc | 449 | * @arg @ref LL_APB1_GRP1_PERIPH_TIM4 (*) |
AnnaBridge | 171:3a7713b1edbc | 450 | * @arg @ref LL_APB1_GRP1_PERIPH_TIM5 (*) |
AnnaBridge | 171:3a7713b1edbc | 451 | * @arg @ref LL_APB1_GRP1_PERIPH_TIM6 (*) |
AnnaBridge | 171:3a7713b1edbc | 452 | * @arg @ref LL_APB1_GRP1_PERIPH_TIM7 (*) |
AnnaBridge | 171:3a7713b1edbc | 453 | * @arg @ref LL_APB1_GRP1_PERIPH_UART4 (*) |
AnnaBridge | 171:3a7713b1edbc | 454 | * @arg @ref LL_APB1_GRP1_PERIPH_UART5 (*) |
AnnaBridge | 171:3a7713b1edbc | 455 | * @arg @ref LL_APB1_GRP1_PERIPH_USART2 |
AnnaBridge | 171:3a7713b1edbc | 456 | * @arg @ref LL_APB1_GRP1_PERIPH_USART3 (*) |
AnnaBridge | 171:3a7713b1edbc | 457 | * @arg @ref LL_APB1_GRP1_PERIPH_USB (*) |
AnnaBridge | 171:3a7713b1edbc | 458 | * @arg @ref LL_APB1_GRP1_PERIPH_WWDG |
AnnaBridge | 171:3a7713b1edbc | 459 | * |
AnnaBridge | 171:3a7713b1edbc | 460 | * (*) value not defined in all devices. |
AnnaBridge | 171:3a7713b1edbc | 461 | * @retval None |
AnnaBridge | 171:3a7713b1edbc | 462 | */ |
AnnaBridge | 171:3a7713b1edbc | 463 | __STATIC_INLINE void LL_APB1_GRP1_EnableClock(uint32_t Periphs) |
AnnaBridge | 171:3a7713b1edbc | 464 | { |
AnnaBridge | 171:3a7713b1edbc | 465 | __IO uint32_t tmpreg; |
AnnaBridge | 171:3a7713b1edbc | 466 | SET_BIT(RCC->APB1ENR, Periphs); |
AnnaBridge | 171:3a7713b1edbc | 467 | /* Delay after an RCC peripheral clock enabling */ |
AnnaBridge | 171:3a7713b1edbc | 468 | tmpreg = READ_BIT(RCC->APB1ENR, Periphs); |
AnnaBridge | 171:3a7713b1edbc | 469 | (void)tmpreg; |
AnnaBridge | 171:3a7713b1edbc | 470 | } |
AnnaBridge | 171:3a7713b1edbc | 471 | |
AnnaBridge | 171:3a7713b1edbc | 472 | /** |
AnnaBridge | 171:3a7713b1edbc | 473 | * @brief Check if APB1 peripheral clock is enabled or not |
AnnaBridge | 171:3a7713b1edbc | 474 | * @rmtoll APB1ENR BKPEN LL_APB1_GRP1_IsEnabledClock\n |
AnnaBridge | 171:3a7713b1edbc | 475 | * APB1ENR CAN1EN LL_APB1_GRP1_IsEnabledClock\n |
AnnaBridge | 171:3a7713b1edbc | 476 | * APB1ENR CAN2EN LL_APB1_GRP1_IsEnabledClock\n |
AnnaBridge | 171:3a7713b1edbc | 477 | * APB1ENR CECEN LL_APB1_GRP1_IsEnabledClock\n |
AnnaBridge | 171:3a7713b1edbc | 478 | * APB1ENR DACEN LL_APB1_GRP1_IsEnabledClock\n |
AnnaBridge | 171:3a7713b1edbc | 479 | * APB1ENR I2C1EN LL_APB1_GRP1_IsEnabledClock\n |
AnnaBridge | 171:3a7713b1edbc | 480 | * APB1ENR I2C2EN LL_APB1_GRP1_IsEnabledClock\n |
AnnaBridge | 171:3a7713b1edbc | 481 | * APB1ENR PWREN LL_APB1_GRP1_IsEnabledClock\n |
AnnaBridge | 171:3a7713b1edbc | 482 | * APB1ENR SPI2EN LL_APB1_GRP1_IsEnabledClock\n |
AnnaBridge | 171:3a7713b1edbc | 483 | * APB1ENR SPI3EN LL_APB1_GRP1_IsEnabledClock\n |
AnnaBridge | 171:3a7713b1edbc | 484 | * APB1ENR TIM12EN LL_APB1_GRP1_IsEnabledClock\n |
AnnaBridge | 171:3a7713b1edbc | 485 | * APB1ENR TIM13EN LL_APB1_GRP1_IsEnabledClock\n |
AnnaBridge | 171:3a7713b1edbc | 486 | * APB1ENR TIM14EN LL_APB1_GRP1_IsEnabledClock\n |
AnnaBridge | 171:3a7713b1edbc | 487 | * APB1ENR TIM2EN LL_APB1_GRP1_IsEnabledClock\n |
AnnaBridge | 171:3a7713b1edbc | 488 | * APB1ENR TIM3EN LL_APB1_GRP1_IsEnabledClock\n |
AnnaBridge | 171:3a7713b1edbc | 489 | * APB1ENR TIM4EN LL_APB1_GRP1_IsEnabledClock\n |
AnnaBridge | 171:3a7713b1edbc | 490 | * APB1ENR TIM5EN LL_APB1_GRP1_IsEnabledClock\n |
AnnaBridge | 171:3a7713b1edbc | 491 | * APB1ENR TIM6EN LL_APB1_GRP1_IsEnabledClock\n |
AnnaBridge | 171:3a7713b1edbc | 492 | * APB1ENR TIM7EN LL_APB1_GRP1_IsEnabledClock\n |
AnnaBridge | 171:3a7713b1edbc | 493 | * APB1ENR UART4EN LL_APB1_GRP1_IsEnabledClock\n |
AnnaBridge | 171:3a7713b1edbc | 494 | * APB1ENR UART5EN LL_APB1_GRP1_IsEnabledClock\n |
AnnaBridge | 171:3a7713b1edbc | 495 | * APB1ENR USART2EN LL_APB1_GRP1_IsEnabledClock\n |
AnnaBridge | 171:3a7713b1edbc | 496 | * APB1ENR USART3EN LL_APB1_GRP1_IsEnabledClock\n |
AnnaBridge | 171:3a7713b1edbc | 497 | * APB1ENR USBEN LL_APB1_GRP1_IsEnabledClock\n |
AnnaBridge | 171:3a7713b1edbc | 498 | * APB1ENR WWDGEN LL_APB1_GRP1_IsEnabledClock |
AnnaBridge | 171:3a7713b1edbc | 499 | * @param Periphs This parameter can be a combination of the following values: |
AnnaBridge | 171:3a7713b1edbc | 500 | * @arg @ref LL_APB1_GRP1_PERIPH_BKP |
AnnaBridge | 171:3a7713b1edbc | 501 | * @arg @ref LL_APB1_GRP1_PERIPH_CAN1 (*) |
AnnaBridge | 171:3a7713b1edbc | 502 | * @arg @ref LL_APB1_GRP1_PERIPH_CAN2 (*) |
AnnaBridge | 171:3a7713b1edbc | 503 | * @arg @ref LL_APB1_GRP1_PERIPH_CEC (*) |
AnnaBridge | 171:3a7713b1edbc | 504 | * @arg @ref LL_APB1_GRP1_PERIPH_DAC1 (*) |
AnnaBridge | 171:3a7713b1edbc | 505 | * @arg @ref LL_APB1_GRP1_PERIPH_I2C1 |
AnnaBridge | 171:3a7713b1edbc | 506 | * @arg @ref LL_APB1_GRP1_PERIPH_I2C2 (*) |
AnnaBridge | 171:3a7713b1edbc | 507 | * @arg @ref LL_APB1_GRP1_PERIPH_PWR |
AnnaBridge | 171:3a7713b1edbc | 508 | * @arg @ref LL_APB1_GRP1_PERIPH_SPI2 (*) |
AnnaBridge | 171:3a7713b1edbc | 509 | * @arg @ref LL_APB1_GRP1_PERIPH_SPI3 (*) |
AnnaBridge | 171:3a7713b1edbc | 510 | * @arg @ref LL_APB1_GRP1_PERIPH_TIM12 (*) |
AnnaBridge | 171:3a7713b1edbc | 511 | * @arg @ref LL_APB1_GRP1_PERIPH_TIM13 (*) |
AnnaBridge | 171:3a7713b1edbc | 512 | * @arg @ref LL_APB1_GRP1_PERIPH_TIM14 (*) |
AnnaBridge | 171:3a7713b1edbc | 513 | * @arg @ref LL_APB1_GRP1_PERIPH_TIM2 |
AnnaBridge | 171:3a7713b1edbc | 514 | * @arg @ref LL_APB1_GRP1_PERIPH_TIM3 |
AnnaBridge | 171:3a7713b1edbc | 515 | * @arg @ref LL_APB1_GRP1_PERIPH_TIM4 (*) |
AnnaBridge | 171:3a7713b1edbc | 516 | * @arg @ref LL_APB1_GRP1_PERIPH_TIM5 (*) |
AnnaBridge | 171:3a7713b1edbc | 517 | * @arg @ref LL_APB1_GRP1_PERIPH_TIM6 (*) |
AnnaBridge | 171:3a7713b1edbc | 518 | * @arg @ref LL_APB1_GRP1_PERIPH_TIM7 (*) |
AnnaBridge | 171:3a7713b1edbc | 519 | * @arg @ref LL_APB1_GRP1_PERIPH_UART4 (*) |
AnnaBridge | 171:3a7713b1edbc | 520 | * @arg @ref LL_APB1_GRP1_PERIPH_UART5 (*) |
AnnaBridge | 171:3a7713b1edbc | 521 | * @arg @ref LL_APB1_GRP1_PERIPH_USART2 |
AnnaBridge | 171:3a7713b1edbc | 522 | * @arg @ref LL_APB1_GRP1_PERIPH_USART3 (*) |
AnnaBridge | 171:3a7713b1edbc | 523 | * @arg @ref LL_APB1_GRP1_PERIPH_USB (*) |
AnnaBridge | 171:3a7713b1edbc | 524 | * @arg @ref LL_APB1_GRP1_PERIPH_WWDG |
AnnaBridge | 171:3a7713b1edbc | 525 | * |
AnnaBridge | 171:3a7713b1edbc | 526 | * (*) value not defined in all devices. |
AnnaBridge | 171:3a7713b1edbc | 527 | * @retval State of Periphs (1 or 0). |
AnnaBridge | 171:3a7713b1edbc | 528 | */ |
AnnaBridge | 171:3a7713b1edbc | 529 | __STATIC_INLINE uint32_t LL_APB1_GRP1_IsEnabledClock(uint32_t Periphs) |
AnnaBridge | 171:3a7713b1edbc | 530 | { |
AnnaBridge | 171:3a7713b1edbc | 531 | return (READ_BIT(RCC->APB1ENR, Periphs) == Periphs); |
AnnaBridge | 171:3a7713b1edbc | 532 | } |
AnnaBridge | 171:3a7713b1edbc | 533 | |
AnnaBridge | 171:3a7713b1edbc | 534 | /** |
AnnaBridge | 171:3a7713b1edbc | 535 | * @brief Disable APB1 peripherals clock. |
AnnaBridge | 171:3a7713b1edbc | 536 | * @rmtoll APB1ENR BKPEN LL_APB1_GRP1_DisableClock\n |
AnnaBridge | 171:3a7713b1edbc | 537 | * APB1ENR CAN1EN LL_APB1_GRP1_DisableClock\n |
AnnaBridge | 171:3a7713b1edbc | 538 | * APB1ENR CAN2EN LL_APB1_GRP1_DisableClock\n |
AnnaBridge | 171:3a7713b1edbc | 539 | * APB1ENR CECEN LL_APB1_GRP1_DisableClock\n |
AnnaBridge | 171:3a7713b1edbc | 540 | * APB1ENR DACEN LL_APB1_GRP1_DisableClock\n |
AnnaBridge | 171:3a7713b1edbc | 541 | * APB1ENR I2C1EN LL_APB1_GRP1_DisableClock\n |
AnnaBridge | 171:3a7713b1edbc | 542 | * APB1ENR I2C2EN LL_APB1_GRP1_DisableClock\n |
AnnaBridge | 171:3a7713b1edbc | 543 | * APB1ENR PWREN LL_APB1_GRP1_DisableClock\n |
AnnaBridge | 171:3a7713b1edbc | 544 | * APB1ENR SPI2EN LL_APB1_GRP1_DisableClock\n |
AnnaBridge | 171:3a7713b1edbc | 545 | * APB1ENR SPI3EN LL_APB1_GRP1_DisableClock\n |
AnnaBridge | 171:3a7713b1edbc | 546 | * APB1ENR TIM12EN LL_APB1_GRP1_DisableClock\n |
AnnaBridge | 171:3a7713b1edbc | 547 | * APB1ENR TIM13EN LL_APB1_GRP1_DisableClock\n |
AnnaBridge | 171:3a7713b1edbc | 548 | * APB1ENR TIM14EN LL_APB1_GRP1_DisableClock\n |
AnnaBridge | 171:3a7713b1edbc | 549 | * APB1ENR TIM2EN LL_APB1_GRP1_DisableClock\n |
AnnaBridge | 171:3a7713b1edbc | 550 | * APB1ENR TIM3EN LL_APB1_GRP1_DisableClock\n |
AnnaBridge | 171:3a7713b1edbc | 551 | * APB1ENR TIM4EN LL_APB1_GRP1_DisableClock\n |
AnnaBridge | 171:3a7713b1edbc | 552 | * APB1ENR TIM5EN LL_APB1_GRP1_DisableClock\n |
AnnaBridge | 171:3a7713b1edbc | 553 | * APB1ENR TIM6EN LL_APB1_GRP1_DisableClock\n |
AnnaBridge | 171:3a7713b1edbc | 554 | * APB1ENR TIM7EN LL_APB1_GRP1_DisableClock\n |
AnnaBridge | 171:3a7713b1edbc | 555 | * APB1ENR UART4EN LL_APB1_GRP1_DisableClock\n |
AnnaBridge | 171:3a7713b1edbc | 556 | * APB1ENR UART5EN LL_APB1_GRP1_DisableClock\n |
AnnaBridge | 171:3a7713b1edbc | 557 | * APB1ENR USART2EN LL_APB1_GRP1_DisableClock\n |
AnnaBridge | 171:3a7713b1edbc | 558 | * APB1ENR USART3EN LL_APB1_GRP1_DisableClock\n |
AnnaBridge | 171:3a7713b1edbc | 559 | * APB1ENR USBEN LL_APB1_GRP1_DisableClock\n |
AnnaBridge | 171:3a7713b1edbc | 560 | * APB1ENR WWDGEN LL_APB1_GRP1_DisableClock |
AnnaBridge | 171:3a7713b1edbc | 561 | * @param Periphs This parameter can be a combination of the following values: |
AnnaBridge | 171:3a7713b1edbc | 562 | * @arg @ref LL_APB1_GRP1_PERIPH_BKP |
AnnaBridge | 171:3a7713b1edbc | 563 | * @arg @ref LL_APB1_GRP1_PERIPH_CAN1 (*) |
AnnaBridge | 171:3a7713b1edbc | 564 | * @arg @ref LL_APB1_GRP1_PERIPH_CAN2 (*) |
AnnaBridge | 171:3a7713b1edbc | 565 | * @arg @ref LL_APB1_GRP1_PERIPH_CEC (*) |
AnnaBridge | 171:3a7713b1edbc | 566 | * @arg @ref LL_APB1_GRP1_PERIPH_DAC1 (*) |
AnnaBridge | 171:3a7713b1edbc | 567 | * @arg @ref LL_APB1_GRP1_PERIPH_I2C1 |
AnnaBridge | 171:3a7713b1edbc | 568 | * @arg @ref LL_APB1_GRP1_PERIPH_I2C2 (*) |
AnnaBridge | 171:3a7713b1edbc | 569 | * @arg @ref LL_APB1_GRP1_PERIPH_PWR |
AnnaBridge | 171:3a7713b1edbc | 570 | * @arg @ref LL_APB1_GRP1_PERIPH_SPI2 (*) |
AnnaBridge | 171:3a7713b1edbc | 571 | * @arg @ref LL_APB1_GRP1_PERIPH_SPI3 (*) |
AnnaBridge | 171:3a7713b1edbc | 572 | * @arg @ref LL_APB1_GRP1_PERIPH_TIM12 (*) |
AnnaBridge | 171:3a7713b1edbc | 573 | * @arg @ref LL_APB1_GRP1_PERIPH_TIM13 (*) |
AnnaBridge | 171:3a7713b1edbc | 574 | * @arg @ref LL_APB1_GRP1_PERIPH_TIM14 (*) |
AnnaBridge | 171:3a7713b1edbc | 575 | * @arg @ref LL_APB1_GRP1_PERIPH_TIM2 |
AnnaBridge | 171:3a7713b1edbc | 576 | * @arg @ref LL_APB1_GRP1_PERIPH_TIM3 |
AnnaBridge | 171:3a7713b1edbc | 577 | * @arg @ref LL_APB1_GRP1_PERIPH_TIM4 (*) |
AnnaBridge | 171:3a7713b1edbc | 578 | * @arg @ref LL_APB1_GRP1_PERIPH_TIM5 (*) |
AnnaBridge | 171:3a7713b1edbc | 579 | * @arg @ref LL_APB1_GRP1_PERIPH_TIM6 (*) |
AnnaBridge | 171:3a7713b1edbc | 580 | * @arg @ref LL_APB1_GRP1_PERIPH_TIM7 (*) |
AnnaBridge | 171:3a7713b1edbc | 581 | * @arg @ref LL_APB1_GRP1_PERIPH_UART4 (*) |
AnnaBridge | 171:3a7713b1edbc | 582 | * @arg @ref LL_APB1_GRP1_PERIPH_UART5 (*) |
AnnaBridge | 171:3a7713b1edbc | 583 | * @arg @ref LL_APB1_GRP1_PERIPH_USART2 |
AnnaBridge | 171:3a7713b1edbc | 584 | * @arg @ref LL_APB1_GRP1_PERIPH_USART3 (*) |
AnnaBridge | 171:3a7713b1edbc | 585 | * @arg @ref LL_APB1_GRP1_PERIPH_USB (*) |
AnnaBridge | 171:3a7713b1edbc | 586 | * @arg @ref LL_APB1_GRP1_PERIPH_WWDG |
AnnaBridge | 171:3a7713b1edbc | 587 | * |
AnnaBridge | 171:3a7713b1edbc | 588 | * (*) value not defined in all devices. |
AnnaBridge | 171:3a7713b1edbc | 589 | * @retval None |
AnnaBridge | 171:3a7713b1edbc | 590 | */ |
AnnaBridge | 171:3a7713b1edbc | 591 | __STATIC_INLINE void LL_APB1_GRP1_DisableClock(uint32_t Periphs) |
AnnaBridge | 171:3a7713b1edbc | 592 | { |
AnnaBridge | 171:3a7713b1edbc | 593 | CLEAR_BIT(RCC->APB1ENR, Periphs); |
AnnaBridge | 171:3a7713b1edbc | 594 | } |
AnnaBridge | 171:3a7713b1edbc | 595 | |
AnnaBridge | 171:3a7713b1edbc | 596 | /** |
AnnaBridge | 171:3a7713b1edbc | 597 | * @brief Force APB1 peripherals reset. |
AnnaBridge | 171:3a7713b1edbc | 598 | * @rmtoll APB1RSTR BKPRST LL_APB1_GRP1_ForceReset\n |
AnnaBridge | 171:3a7713b1edbc | 599 | * APB1RSTR CAN1RST LL_APB1_GRP1_ForceReset\n |
AnnaBridge | 171:3a7713b1edbc | 600 | * APB1RSTR CAN2RST LL_APB1_GRP1_ForceReset\n |
AnnaBridge | 171:3a7713b1edbc | 601 | * APB1RSTR CECRST LL_APB1_GRP1_ForceReset\n |
AnnaBridge | 171:3a7713b1edbc | 602 | * APB1RSTR DACRST LL_APB1_GRP1_ForceReset\n |
AnnaBridge | 171:3a7713b1edbc | 603 | * APB1RSTR I2C1RST LL_APB1_GRP1_ForceReset\n |
AnnaBridge | 171:3a7713b1edbc | 604 | * APB1RSTR I2C2RST LL_APB1_GRP1_ForceReset\n |
AnnaBridge | 171:3a7713b1edbc | 605 | * APB1RSTR PWRRST LL_APB1_GRP1_ForceReset\n |
AnnaBridge | 171:3a7713b1edbc | 606 | * APB1RSTR SPI2RST LL_APB1_GRP1_ForceReset\n |
AnnaBridge | 171:3a7713b1edbc | 607 | * APB1RSTR SPI3RST LL_APB1_GRP1_ForceReset\n |
AnnaBridge | 171:3a7713b1edbc | 608 | * APB1RSTR TIM12RST LL_APB1_GRP1_ForceReset\n |
AnnaBridge | 171:3a7713b1edbc | 609 | * APB1RSTR TIM13RST LL_APB1_GRP1_ForceReset\n |
AnnaBridge | 171:3a7713b1edbc | 610 | * APB1RSTR TIM14RST LL_APB1_GRP1_ForceReset\n |
AnnaBridge | 171:3a7713b1edbc | 611 | * APB1RSTR TIM2RST LL_APB1_GRP1_ForceReset\n |
AnnaBridge | 171:3a7713b1edbc | 612 | * APB1RSTR TIM3RST LL_APB1_GRP1_ForceReset\n |
AnnaBridge | 171:3a7713b1edbc | 613 | * APB1RSTR TIM4RST LL_APB1_GRP1_ForceReset\n |
AnnaBridge | 171:3a7713b1edbc | 614 | * APB1RSTR TIM5RST LL_APB1_GRP1_ForceReset\n |
AnnaBridge | 171:3a7713b1edbc | 615 | * APB1RSTR TIM6RST LL_APB1_GRP1_ForceReset\n |
AnnaBridge | 171:3a7713b1edbc | 616 | * APB1RSTR TIM7RST LL_APB1_GRP1_ForceReset\n |
AnnaBridge | 171:3a7713b1edbc | 617 | * APB1RSTR UART4RST LL_APB1_GRP1_ForceReset\n |
AnnaBridge | 171:3a7713b1edbc | 618 | * APB1RSTR UART5RST LL_APB1_GRP1_ForceReset\n |
AnnaBridge | 171:3a7713b1edbc | 619 | * APB1RSTR USART2RST LL_APB1_GRP1_ForceReset\n |
AnnaBridge | 171:3a7713b1edbc | 620 | * APB1RSTR USART3RST LL_APB1_GRP1_ForceReset\n |
AnnaBridge | 171:3a7713b1edbc | 621 | * APB1RSTR USBRST LL_APB1_GRP1_ForceReset\n |
AnnaBridge | 171:3a7713b1edbc | 622 | * APB1RSTR WWDGRST LL_APB1_GRP1_ForceReset |
AnnaBridge | 171:3a7713b1edbc | 623 | * @param Periphs This parameter can be a combination of the following values: |
AnnaBridge | 171:3a7713b1edbc | 624 | * @arg @ref LL_APB1_GRP1_PERIPH_ALL |
AnnaBridge | 171:3a7713b1edbc | 625 | * @arg @ref LL_APB1_GRP1_PERIPH_BKP |
AnnaBridge | 171:3a7713b1edbc | 626 | * @arg @ref LL_APB1_GRP1_PERIPH_CAN1 (*) |
AnnaBridge | 171:3a7713b1edbc | 627 | * @arg @ref LL_APB1_GRP1_PERIPH_CAN2 (*) |
AnnaBridge | 171:3a7713b1edbc | 628 | * @arg @ref LL_APB1_GRP1_PERIPH_CEC (*) |
AnnaBridge | 171:3a7713b1edbc | 629 | * @arg @ref LL_APB1_GRP1_PERIPH_DAC1 (*) |
AnnaBridge | 171:3a7713b1edbc | 630 | * @arg @ref LL_APB1_GRP1_PERIPH_I2C1 |
AnnaBridge | 171:3a7713b1edbc | 631 | * @arg @ref LL_APB1_GRP1_PERIPH_I2C2 (*) |
AnnaBridge | 171:3a7713b1edbc | 632 | * @arg @ref LL_APB1_GRP1_PERIPH_PWR |
AnnaBridge | 171:3a7713b1edbc | 633 | * @arg @ref LL_APB1_GRP1_PERIPH_SPI2 (*) |
AnnaBridge | 171:3a7713b1edbc | 634 | * @arg @ref LL_APB1_GRP1_PERIPH_SPI3 (*) |
AnnaBridge | 171:3a7713b1edbc | 635 | * @arg @ref LL_APB1_GRP1_PERIPH_TIM12 (*) |
AnnaBridge | 171:3a7713b1edbc | 636 | * @arg @ref LL_APB1_GRP1_PERIPH_TIM13 (*) |
AnnaBridge | 171:3a7713b1edbc | 637 | * @arg @ref LL_APB1_GRP1_PERIPH_TIM14 (*) |
AnnaBridge | 171:3a7713b1edbc | 638 | * @arg @ref LL_APB1_GRP1_PERIPH_TIM2 |
AnnaBridge | 171:3a7713b1edbc | 639 | * @arg @ref LL_APB1_GRP1_PERIPH_TIM3 |
AnnaBridge | 171:3a7713b1edbc | 640 | * @arg @ref LL_APB1_GRP1_PERIPH_TIM4 (*) |
AnnaBridge | 171:3a7713b1edbc | 641 | * @arg @ref LL_APB1_GRP1_PERIPH_TIM5 (*) |
AnnaBridge | 171:3a7713b1edbc | 642 | * @arg @ref LL_APB1_GRP1_PERIPH_TIM6 (*) |
AnnaBridge | 171:3a7713b1edbc | 643 | * @arg @ref LL_APB1_GRP1_PERIPH_TIM7 (*) |
AnnaBridge | 171:3a7713b1edbc | 644 | * @arg @ref LL_APB1_GRP1_PERIPH_UART4 (*) |
AnnaBridge | 171:3a7713b1edbc | 645 | * @arg @ref LL_APB1_GRP1_PERIPH_UART5 (*) |
AnnaBridge | 171:3a7713b1edbc | 646 | * @arg @ref LL_APB1_GRP1_PERIPH_USART2 |
AnnaBridge | 171:3a7713b1edbc | 647 | * @arg @ref LL_APB1_GRP1_PERIPH_USART3 (*) |
AnnaBridge | 171:3a7713b1edbc | 648 | * @arg @ref LL_APB1_GRP1_PERIPH_USB (*) |
AnnaBridge | 171:3a7713b1edbc | 649 | * @arg @ref LL_APB1_GRP1_PERIPH_WWDG |
AnnaBridge | 171:3a7713b1edbc | 650 | * |
AnnaBridge | 171:3a7713b1edbc | 651 | * (*) value not defined in all devices. |
AnnaBridge | 171:3a7713b1edbc | 652 | * @retval None |
AnnaBridge | 171:3a7713b1edbc | 653 | */ |
AnnaBridge | 171:3a7713b1edbc | 654 | __STATIC_INLINE void LL_APB1_GRP1_ForceReset(uint32_t Periphs) |
AnnaBridge | 171:3a7713b1edbc | 655 | { |
AnnaBridge | 171:3a7713b1edbc | 656 | SET_BIT(RCC->APB1RSTR, Periphs); |
AnnaBridge | 171:3a7713b1edbc | 657 | } |
AnnaBridge | 171:3a7713b1edbc | 658 | |
AnnaBridge | 171:3a7713b1edbc | 659 | /** |
AnnaBridge | 171:3a7713b1edbc | 660 | * @brief Release APB1 peripherals reset. |
AnnaBridge | 171:3a7713b1edbc | 661 | * @rmtoll APB1RSTR BKPRST LL_APB1_GRP1_ReleaseReset\n |
AnnaBridge | 171:3a7713b1edbc | 662 | * APB1RSTR CAN1RST LL_APB1_GRP1_ReleaseReset\n |
AnnaBridge | 171:3a7713b1edbc | 663 | * APB1RSTR CAN2RST LL_APB1_GRP1_ReleaseReset\n |
AnnaBridge | 171:3a7713b1edbc | 664 | * APB1RSTR CECRST LL_APB1_GRP1_ReleaseReset\n |
AnnaBridge | 171:3a7713b1edbc | 665 | * APB1RSTR DACRST LL_APB1_GRP1_ReleaseReset\n |
AnnaBridge | 171:3a7713b1edbc | 666 | * APB1RSTR I2C1RST LL_APB1_GRP1_ReleaseReset\n |
AnnaBridge | 171:3a7713b1edbc | 667 | * APB1RSTR I2C2RST LL_APB1_GRP1_ReleaseReset\n |
AnnaBridge | 171:3a7713b1edbc | 668 | * APB1RSTR PWRRST LL_APB1_GRP1_ReleaseReset\n |
AnnaBridge | 171:3a7713b1edbc | 669 | * APB1RSTR SPI2RST LL_APB1_GRP1_ReleaseReset\n |
AnnaBridge | 171:3a7713b1edbc | 670 | * APB1RSTR SPI3RST LL_APB1_GRP1_ReleaseReset\n |
AnnaBridge | 171:3a7713b1edbc | 671 | * APB1RSTR TIM12RST LL_APB1_GRP1_ReleaseReset\n |
AnnaBridge | 171:3a7713b1edbc | 672 | * APB1RSTR TIM13RST LL_APB1_GRP1_ReleaseReset\n |
AnnaBridge | 171:3a7713b1edbc | 673 | * APB1RSTR TIM14RST LL_APB1_GRP1_ReleaseReset\n |
AnnaBridge | 171:3a7713b1edbc | 674 | * APB1RSTR TIM2RST LL_APB1_GRP1_ReleaseReset\n |
AnnaBridge | 171:3a7713b1edbc | 675 | * APB1RSTR TIM3RST LL_APB1_GRP1_ReleaseReset\n |
AnnaBridge | 171:3a7713b1edbc | 676 | * APB1RSTR TIM4RST LL_APB1_GRP1_ReleaseReset\n |
AnnaBridge | 171:3a7713b1edbc | 677 | * APB1RSTR TIM5RST LL_APB1_GRP1_ReleaseReset\n |
AnnaBridge | 171:3a7713b1edbc | 678 | * APB1RSTR TIM6RST LL_APB1_GRP1_ReleaseReset\n |
AnnaBridge | 171:3a7713b1edbc | 679 | * APB1RSTR TIM7RST LL_APB1_GRP1_ReleaseReset\n |
AnnaBridge | 171:3a7713b1edbc | 680 | * APB1RSTR UART4RST LL_APB1_GRP1_ReleaseReset\n |
AnnaBridge | 171:3a7713b1edbc | 681 | * APB1RSTR UART5RST LL_APB1_GRP1_ReleaseReset\n |
AnnaBridge | 171:3a7713b1edbc | 682 | * APB1RSTR USART2RST LL_APB1_GRP1_ReleaseReset\n |
AnnaBridge | 171:3a7713b1edbc | 683 | * APB1RSTR USART3RST LL_APB1_GRP1_ReleaseReset\n |
AnnaBridge | 171:3a7713b1edbc | 684 | * APB1RSTR USBRST LL_APB1_GRP1_ReleaseReset\n |
AnnaBridge | 171:3a7713b1edbc | 685 | * APB1RSTR WWDGRST LL_APB1_GRP1_ReleaseReset |
AnnaBridge | 171:3a7713b1edbc | 686 | * @param Periphs This parameter can be a combination of the following values: |
AnnaBridge | 171:3a7713b1edbc | 687 | * @arg @ref LL_APB1_GRP1_PERIPH_ALL |
AnnaBridge | 171:3a7713b1edbc | 688 | * @arg @ref LL_APB1_GRP1_PERIPH_BKP |
AnnaBridge | 171:3a7713b1edbc | 689 | * @arg @ref LL_APB1_GRP1_PERIPH_CAN1 (*) |
AnnaBridge | 171:3a7713b1edbc | 690 | * @arg @ref LL_APB1_GRP1_PERIPH_CAN2 (*) |
AnnaBridge | 171:3a7713b1edbc | 691 | * @arg @ref LL_APB1_GRP1_PERIPH_CEC (*) |
AnnaBridge | 171:3a7713b1edbc | 692 | * @arg @ref LL_APB1_GRP1_PERIPH_DAC1 (*) |
AnnaBridge | 171:3a7713b1edbc | 693 | * @arg @ref LL_APB1_GRP1_PERIPH_I2C1 |
AnnaBridge | 171:3a7713b1edbc | 694 | * @arg @ref LL_APB1_GRP1_PERIPH_I2C2 (*) |
AnnaBridge | 171:3a7713b1edbc | 695 | * @arg @ref LL_APB1_GRP1_PERIPH_PWR |
AnnaBridge | 171:3a7713b1edbc | 696 | * @arg @ref LL_APB1_GRP1_PERIPH_SPI2 (*) |
AnnaBridge | 171:3a7713b1edbc | 697 | * @arg @ref LL_APB1_GRP1_PERIPH_SPI3 (*) |
AnnaBridge | 171:3a7713b1edbc | 698 | * @arg @ref LL_APB1_GRP1_PERIPH_TIM12 (*) |
AnnaBridge | 171:3a7713b1edbc | 699 | * @arg @ref LL_APB1_GRP1_PERIPH_TIM13 (*) |
AnnaBridge | 171:3a7713b1edbc | 700 | * @arg @ref LL_APB1_GRP1_PERIPH_TIM14 (*) |
AnnaBridge | 171:3a7713b1edbc | 701 | * @arg @ref LL_APB1_GRP1_PERIPH_TIM2 |
AnnaBridge | 171:3a7713b1edbc | 702 | * @arg @ref LL_APB1_GRP1_PERIPH_TIM3 |
AnnaBridge | 171:3a7713b1edbc | 703 | * @arg @ref LL_APB1_GRP1_PERIPH_TIM4 (*) |
AnnaBridge | 171:3a7713b1edbc | 704 | * @arg @ref LL_APB1_GRP1_PERIPH_TIM5 (*) |
AnnaBridge | 171:3a7713b1edbc | 705 | * @arg @ref LL_APB1_GRP1_PERIPH_TIM6 (*) |
AnnaBridge | 171:3a7713b1edbc | 706 | * @arg @ref LL_APB1_GRP1_PERIPH_TIM7 (*) |
AnnaBridge | 171:3a7713b1edbc | 707 | * @arg @ref LL_APB1_GRP1_PERIPH_UART4 (*) |
AnnaBridge | 171:3a7713b1edbc | 708 | * @arg @ref LL_APB1_GRP1_PERIPH_UART5 (*) |
AnnaBridge | 171:3a7713b1edbc | 709 | * @arg @ref LL_APB1_GRP1_PERIPH_USART2 |
AnnaBridge | 171:3a7713b1edbc | 710 | * @arg @ref LL_APB1_GRP1_PERIPH_USART3 (*) |
AnnaBridge | 171:3a7713b1edbc | 711 | * @arg @ref LL_APB1_GRP1_PERIPH_USB (*) |
AnnaBridge | 171:3a7713b1edbc | 712 | * @arg @ref LL_APB1_GRP1_PERIPH_WWDG |
AnnaBridge | 171:3a7713b1edbc | 713 | * |
AnnaBridge | 171:3a7713b1edbc | 714 | * (*) value not defined in all devices. |
AnnaBridge | 171:3a7713b1edbc | 715 | * @retval None |
AnnaBridge | 171:3a7713b1edbc | 716 | */ |
AnnaBridge | 171:3a7713b1edbc | 717 | __STATIC_INLINE void LL_APB1_GRP1_ReleaseReset(uint32_t Periphs) |
AnnaBridge | 171:3a7713b1edbc | 718 | { |
AnnaBridge | 171:3a7713b1edbc | 719 | CLEAR_BIT(RCC->APB1RSTR, Periphs); |
AnnaBridge | 171:3a7713b1edbc | 720 | } |
AnnaBridge | 171:3a7713b1edbc | 721 | |
AnnaBridge | 171:3a7713b1edbc | 722 | /** |
AnnaBridge | 171:3a7713b1edbc | 723 | * @} |
AnnaBridge | 171:3a7713b1edbc | 724 | */ |
AnnaBridge | 171:3a7713b1edbc | 725 | |
AnnaBridge | 171:3a7713b1edbc | 726 | /** @defgroup BUS_LL_EF_APB2 APB2 |
AnnaBridge | 171:3a7713b1edbc | 727 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 728 | */ |
AnnaBridge | 171:3a7713b1edbc | 729 | |
AnnaBridge | 171:3a7713b1edbc | 730 | /** |
AnnaBridge | 171:3a7713b1edbc | 731 | * @brief Enable APB2 peripherals clock. |
AnnaBridge | 171:3a7713b1edbc | 732 | * @rmtoll APB2ENR ADC1EN LL_APB2_GRP1_EnableClock\n |
AnnaBridge | 171:3a7713b1edbc | 733 | * APB2ENR ADC2EN LL_APB2_GRP1_EnableClock\n |
AnnaBridge | 171:3a7713b1edbc | 734 | * APB2ENR ADC3EN LL_APB2_GRP1_EnableClock\n |
AnnaBridge | 171:3a7713b1edbc | 735 | * APB2ENR AFIOEN LL_APB2_GRP1_EnableClock\n |
AnnaBridge | 171:3a7713b1edbc | 736 | * APB2ENR IOPAEN LL_APB2_GRP1_EnableClock\n |
AnnaBridge | 171:3a7713b1edbc | 737 | * APB2ENR IOPBEN LL_APB2_GRP1_EnableClock\n |
AnnaBridge | 171:3a7713b1edbc | 738 | * APB2ENR IOPCEN LL_APB2_GRP1_EnableClock\n |
AnnaBridge | 171:3a7713b1edbc | 739 | * APB2ENR IOPDEN LL_APB2_GRP1_EnableClock\n |
AnnaBridge | 171:3a7713b1edbc | 740 | * APB2ENR IOPEEN LL_APB2_GRP1_EnableClock\n |
AnnaBridge | 171:3a7713b1edbc | 741 | * APB2ENR IOPFEN LL_APB2_GRP1_EnableClock\n |
AnnaBridge | 171:3a7713b1edbc | 742 | * APB2ENR IOPGEN LL_APB2_GRP1_EnableClock\n |
AnnaBridge | 171:3a7713b1edbc | 743 | * APB2ENR SPI1EN LL_APB2_GRP1_EnableClock\n |
AnnaBridge | 171:3a7713b1edbc | 744 | * APB2ENR TIM10EN LL_APB2_GRP1_EnableClock\n |
AnnaBridge | 171:3a7713b1edbc | 745 | * APB2ENR TIM11EN LL_APB2_GRP1_EnableClock\n |
AnnaBridge | 171:3a7713b1edbc | 746 | * APB2ENR TIM15EN LL_APB2_GRP1_EnableClock\n |
AnnaBridge | 171:3a7713b1edbc | 747 | * APB2ENR TIM16EN LL_APB2_GRP1_EnableClock\n |
AnnaBridge | 171:3a7713b1edbc | 748 | * APB2ENR TIM17EN LL_APB2_GRP1_EnableClock\n |
AnnaBridge | 171:3a7713b1edbc | 749 | * APB2ENR TIM1EN LL_APB2_GRP1_EnableClock\n |
AnnaBridge | 171:3a7713b1edbc | 750 | * APB2ENR TIM8EN LL_APB2_GRP1_EnableClock\n |
AnnaBridge | 171:3a7713b1edbc | 751 | * APB2ENR TIM9EN LL_APB2_GRP1_EnableClock\n |
AnnaBridge | 171:3a7713b1edbc | 752 | * APB2ENR USART1EN LL_APB2_GRP1_EnableClock |
AnnaBridge | 171:3a7713b1edbc | 753 | * @param Periphs This parameter can be a combination of the following values: |
AnnaBridge | 171:3a7713b1edbc | 754 | * @arg @ref LL_APB2_GRP1_PERIPH_ADC1 |
AnnaBridge | 171:3a7713b1edbc | 755 | * @arg @ref LL_APB2_GRP1_PERIPH_ADC2 (*) |
AnnaBridge | 171:3a7713b1edbc | 756 | * @arg @ref LL_APB2_GRP1_PERIPH_ADC3 (*) |
AnnaBridge | 171:3a7713b1edbc | 757 | * @arg @ref LL_APB2_GRP1_PERIPH_AFIO |
AnnaBridge | 171:3a7713b1edbc | 758 | * @arg @ref LL_APB2_GRP1_PERIPH_GPIOA |
AnnaBridge | 171:3a7713b1edbc | 759 | * @arg @ref LL_APB2_GRP1_PERIPH_GPIOB |
AnnaBridge | 171:3a7713b1edbc | 760 | * @arg @ref LL_APB2_GRP1_PERIPH_GPIOC |
AnnaBridge | 171:3a7713b1edbc | 761 | * @arg @ref LL_APB2_GRP1_PERIPH_GPIOD |
AnnaBridge | 171:3a7713b1edbc | 762 | * @arg @ref LL_APB2_GRP1_PERIPH_GPIOE (*) |
AnnaBridge | 171:3a7713b1edbc | 763 | * @arg @ref LL_APB2_GRP1_PERIPH_GPIOF (*) |
AnnaBridge | 171:3a7713b1edbc | 764 | * @arg @ref LL_APB2_GRP1_PERIPH_GPIOG (*) |
AnnaBridge | 171:3a7713b1edbc | 765 | * @arg @ref LL_APB2_GRP1_PERIPH_SPI1 |
AnnaBridge | 171:3a7713b1edbc | 766 | * @arg @ref LL_APB2_GRP1_PERIPH_TIM10 (*) |
AnnaBridge | 171:3a7713b1edbc | 767 | * @arg @ref LL_APB2_GRP1_PERIPH_TIM11 (*) |
AnnaBridge | 171:3a7713b1edbc | 768 | * @arg @ref LL_APB2_GRP1_PERIPH_TIM15 (*) |
AnnaBridge | 171:3a7713b1edbc | 769 | * @arg @ref LL_APB2_GRP1_PERIPH_TIM16 (*) |
AnnaBridge | 171:3a7713b1edbc | 770 | * @arg @ref LL_APB2_GRP1_PERIPH_TIM17 (*) |
AnnaBridge | 171:3a7713b1edbc | 771 | * @arg @ref LL_APB2_GRP1_PERIPH_TIM1 |
AnnaBridge | 171:3a7713b1edbc | 772 | * @arg @ref LL_APB2_GRP1_PERIPH_TIM8 (*) |
AnnaBridge | 171:3a7713b1edbc | 773 | * @arg @ref LL_APB2_GRP1_PERIPH_TIM9 (*) |
AnnaBridge | 171:3a7713b1edbc | 774 | * @arg @ref LL_APB2_GRP1_PERIPH_USART1 |
AnnaBridge | 171:3a7713b1edbc | 775 | * |
AnnaBridge | 171:3a7713b1edbc | 776 | * (*) value not defined in all devices. |
AnnaBridge | 171:3a7713b1edbc | 777 | * @retval None |
AnnaBridge | 171:3a7713b1edbc | 778 | */ |
AnnaBridge | 171:3a7713b1edbc | 779 | __STATIC_INLINE void LL_APB2_GRP1_EnableClock(uint32_t Periphs) |
AnnaBridge | 171:3a7713b1edbc | 780 | { |
AnnaBridge | 171:3a7713b1edbc | 781 | __IO uint32_t tmpreg; |
AnnaBridge | 171:3a7713b1edbc | 782 | SET_BIT(RCC->APB2ENR, Periphs); |
AnnaBridge | 171:3a7713b1edbc | 783 | /* Delay after an RCC peripheral clock enabling */ |
AnnaBridge | 171:3a7713b1edbc | 784 | tmpreg = READ_BIT(RCC->APB2ENR, Periphs); |
AnnaBridge | 171:3a7713b1edbc | 785 | (void)tmpreg; |
AnnaBridge | 171:3a7713b1edbc | 786 | } |
AnnaBridge | 171:3a7713b1edbc | 787 | |
AnnaBridge | 171:3a7713b1edbc | 788 | /** |
AnnaBridge | 171:3a7713b1edbc | 789 | * @brief Check if APB2 peripheral clock is enabled or not |
AnnaBridge | 171:3a7713b1edbc | 790 | * @rmtoll APB2ENR ADC1EN LL_APB2_GRP1_IsEnabledClock\n |
AnnaBridge | 171:3a7713b1edbc | 791 | * APB2ENR ADC2EN LL_APB2_GRP1_IsEnabledClock\n |
AnnaBridge | 171:3a7713b1edbc | 792 | * APB2ENR ADC3EN LL_APB2_GRP1_IsEnabledClock\n |
AnnaBridge | 171:3a7713b1edbc | 793 | * APB2ENR AFIOEN LL_APB2_GRP1_IsEnabledClock\n |
AnnaBridge | 171:3a7713b1edbc | 794 | * APB2ENR IOPAEN LL_APB2_GRP1_IsEnabledClock\n |
AnnaBridge | 171:3a7713b1edbc | 795 | * APB2ENR IOPBEN LL_APB2_GRP1_IsEnabledClock\n |
AnnaBridge | 171:3a7713b1edbc | 796 | * APB2ENR IOPCEN LL_APB2_GRP1_IsEnabledClock\n |
AnnaBridge | 171:3a7713b1edbc | 797 | * APB2ENR IOPDEN LL_APB2_GRP1_IsEnabledClock\n |
AnnaBridge | 171:3a7713b1edbc | 798 | * APB2ENR IOPEEN LL_APB2_GRP1_IsEnabledClock\n |
AnnaBridge | 171:3a7713b1edbc | 799 | * APB2ENR IOPFEN LL_APB2_GRP1_IsEnabledClock\n |
AnnaBridge | 171:3a7713b1edbc | 800 | * APB2ENR IOPGEN LL_APB2_GRP1_IsEnabledClock\n |
AnnaBridge | 171:3a7713b1edbc | 801 | * APB2ENR SPI1EN LL_APB2_GRP1_IsEnabledClock\n |
AnnaBridge | 171:3a7713b1edbc | 802 | * APB2ENR TIM10EN LL_APB2_GRP1_IsEnabledClock\n |
AnnaBridge | 171:3a7713b1edbc | 803 | * APB2ENR TIM11EN LL_APB2_GRP1_IsEnabledClock\n |
AnnaBridge | 171:3a7713b1edbc | 804 | * APB2ENR TIM15EN LL_APB2_GRP1_IsEnabledClock\n |
AnnaBridge | 171:3a7713b1edbc | 805 | * APB2ENR TIM16EN LL_APB2_GRP1_IsEnabledClock\n |
AnnaBridge | 171:3a7713b1edbc | 806 | * APB2ENR TIM17EN LL_APB2_GRP1_IsEnabledClock\n |
AnnaBridge | 171:3a7713b1edbc | 807 | * APB2ENR TIM1EN LL_APB2_GRP1_IsEnabledClock\n |
AnnaBridge | 171:3a7713b1edbc | 808 | * APB2ENR TIM8EN LL_APB2_GRP1_IsEnabledClock\n |
AnnaBridge | 171:3a7713b1edbc | 809 | * APB2ENR TIM9EN LL_APB2_GRP1_IsEnabledClock\n |
AnnaBridge | 171:3a7713b1edbc | 810 | * APB2ENR USART1EN LL_APB2_GRP1_IsEnabledClock |
AnnaBridge | 171:3a7713b1edbc | 811 | * @param Periphs This parameter can be a combination of the following values: |
AnnaBridge | 171:3a7713b1edbc | 812 | * @arg @ref LL_APB2_GRP1_PERIPH_ADC1 |
AnnaBridge | 171:3a7713b1edbc | 813 | * @arg @ref LL_APB2_GRP1_PERIPH_ADC2 (*) |
AnnaBridge | 171:3a7713b1edbc | 814 | * @arg @ref LL_APB2_GRP1_PERIPH_ADC3 (*) |
AnnaBridge | 171:3a7713b1edbc | 815 | * @arg @ref LL_APB2_GRP1_PERIPH_AFIO |
AnnaBridge | 171:3a7713b1edbc | 816 | * @arg @ref LL_APB2_GRP1_PERIPH_GPIOA |
AnnaBridge | 171:3a7713b1edbc | 817 | * @arg @ref LL_APB2_GRP1_PERIPH_GPIOB |
AnnaBridge | 171:3a7713b1edbc | 818 | * @arg @ref LL_APB2_GRP1_PERIPH_GPIOC |
AnnaBridge | 171:3a7713b1edbc | 819 | * @arg @ref LL_APB2_GRP1_PERIPH_GPIOD |
AnnaBridge | 171:3a7713b1edbc | 820 | * @arg @ref LL_APB2_GRP1_PERIPH_GPIOE (*) |
AnnaBridge | 171:3a7713b1edbc | 821 | * @arg @ref LL_APB2_GRP1_PERIPH_GPIOF (*) |
AnnaBridge | 171:3a7713b1edbc | 822 | * @arg @ref LL_APB2_GRP1_PERIPH_GPIOG (*) |
AnnaBridge | 171:3a7713b1edbc | 823 | * @arg @ref LL_APB2_GRP1_PERIPH_SPI1 |
AnnaBridge | 171:3a7713b1edbc | 824 | * @arg @ref LL_APB2_GRP1_PERIPH_TIM10 (*) |
AnnaBridge | 171:3a7713b1edbc | 825 | * @arg @ref LL_APB2_GRP1_PERIPH_TIM11 (*) |
AnnaBridge | 171:3a7713b1edbc | 826 | * @arg @ref LL_APB2_GRP1_PERIPH_TIM15 (*) |
AnnaBridge | 171:3a7713b1edbc | 827 | * @arg @ref LL_APB2_GRP1_PERIPH_TIM16 (*) |
AnnaBridge | 171:3a7713b1edbc | 828 | * @arg @ref LL_APB2_GRP1_PERIPH_TIM17 (*) |
AnnaBridge | 171:3a7713b1edbc | 829 | * @arg @ref LL_APB2_GRP1_PERIPH_TIM1 |
AnnaBridge | 171:3a7713b1edbc | 830 | * @arg @ref LL_APB2_GRP1_PERIPH_TIM8 (*) |
AnnaBridge | 171:3a7713b1edbc | 831 | * @arg @ref LL_APB2_GRP1_PERIPH_TIM9 (*) |
AnnaBridge | 171:3a7713b1edbc | 832 | * @arg @ref LL_APB2_GRP1_PERIPH_USART1 |
AnnaBridge | 171:3a7713b1edbc | 833 | * |
AnnaBridge | 171:3a7713b1edbc | 834 | * (*) value not defined in all devices. |
AnnaBridge | 171:3a7713b1edbc | 835 | * @retval State of Periphs (1 or 0). |
AnnaBridge | 171:3a7713b1edbc | 836 | */ |
AnnaBridge | 171:3a7713b1edbc | 837 | __STATIC_INLINE uint32_t LL_APB2_GRP1_IsEnabledClock(uint32_t Periphs) |
AnnaBridge | 171:3a7713b1edbc | 838 | { |
AnnaBridge | 171:3a7713b1edbc | 839 | return (READ_BIT(RCC->APB2ENR, Periphs) == Periphs); |
AnnaBridge | 171:3a7713b1edbc | 840 | } |
AnnaBridge | 171:3a7713b1edbc | 841 | |
AnnaBridge | 171:3a7713b1edbc | 842 | /** |
AnnaBridge | 171:3a7713b1edbc | 843 | * @brief Disable APB2 peripherals clock. |
AnnaBridge | 171:3a7713b1edbc | 844 | * @rmtoll APB2ENR ADC1EN LL_APB2_GRP1_DisableClock\n |
AnnaBridge | 171:3a7713b1edbc | 845 | * APB2ENR ADC2EN LL_APB2_GRP1_DisableClock\n |
AnnaBridge | 171:3a7713b1edbc | 846 | * APB2ENR ADC3EN LL_APB2_GRP1_DisableClock\n |
AnnaBridge | 171:3a7713b1edbc | 847 | * APB2ENR AFIOEN LL_APB2_GRP1_DisableClock\n |
AnnaBridge | 171:3a7713b1edbc | 848 | * APB2ENR IOPAEN LL_APB2_GRP1_DisableClock\n |
AnnaBridge | 171:3a7713b1edbc | 849 | * APB2ENR IOPBEN LL_APB2_GRP1_DisableClock\n |
AnnaBridge | 171:3a7713b1edbc | 850 | * APB2ENR IOPCEN LL_APB2_GRP1_DisableClock\n |
AnnaBridge | 171:3a7713b1edbc | 851 | * APB2ENR IOPDEN LL_APB2_GRP1_DisableClock\n |
AnnaBridge | 171:3a7713b1edbc | 852 | * APB2ENR IOPEEN LL_APB2_GRP1_DisableClock\n |
AnnaBridge | 171:3a7713b1edbc | 853 | * APB2ENR IOPFEN LL_APB2_GRP1_DisableClock\n |
AnnaBridge | 171:3a7713b1edbc | 854 | * APB2ENR IOPGEN LL_APB2_GRP1_DisableClock\n |
AnnaBridge | 171:3a7713b1edbc | 855 | * APB2ENR SPI1EN LL_APB2_GRP1_DisableClock\n |
AnnaBridge | 171:3a7713b1edbc | 856 | * APB2ENR TIM10EN LL_APB2_GRP1_DisableClock\n |
AnnaBridge | 171:3a7713b1edbc | 857 | * APB2ENR TIM11EN LL_APB2_GRP1_DisableClock\n |
AnnaBridge | 171:3a7713b1edbc | 858 | * APB2ENR TIM15EN LL_APB2_GRP1_DisableClock\n |
AnnaBridge | 171:3a7713b1edbc | 859 | * APB2ENR TIM16EN LL_APB2_GRP1_DisableClock\n |
AnnaBridge | 171:3a7713b1edbc | 860 | * APB2ENR TIM17EN LL_APB2_GRP1_DisableClock\n |
AnnaBridge | 171:3a7713b1edbc | 861 | * APB2ENR TIM1EN LL_APB2_GRP1_DisableClock\n |
AnnaBridge | 171:3a7713b1edbc | 862 | * APB2ENR TIM8EN LL_APB2_GRP1_DisableClock\n |
AnnaBridge | 171:3a7713b1edbc | 863 | * APB2ENR TIM9EN LL_APB2_GRP1_DisableClock\n |
AnnaBridge | 171:3a7713b1edbc | 864 | * APB2ENR USART1EN LL_APB2_GRP1_DisableClock |
AnnaBridge | 171:3a7713b1edbc | 865 | * @param Periphs This parameter can be a combination of the following values: |
AnnaBridge | 171:3a7713b1edbc | 866 | * @arg @ref LL_APB2_GRP1_PERIPH_ADC1 |
AnnaBridge | 171:3a7713b1edbc | 867 | * @arg @ref LL_APB2_GRP1_PERIPH_ADC2 (*) |
AnnaBridge | 171:3a7713b1edbc | 868 | * @arg @ref LL_APB2_GRP1_PERIPH_ADC3 (*) |
AnnaBridge | 171:3a7713b1edbc | 869 | * @arg @ref LL_APB2_GRP1_PERIPH_AFIO |
AnnaBridge | 171:3a7713b1edbc | 870 | * @arg @ref LL_APB2_GRP1_PERIPH_GPIOA |
AnnaBridge | 171:3a7713b1edbc | 871 | * @arg @ref LL_APB2_GRP1_PERIPH_GPIOB |
AnnaBridge | 171:3a7713b1edbc | 872 | * @arg @ref LL_APB2_GRP1_PERIPH_GPIOC |
AnnaBridge | 171:3a7713b1edbc | 873 | * @arg @ref LL_APB2_GRP1_PERIPH_GPIOD |
AnnaBridge | 171:3a7713b1edbc | 874 | * @arg @ref LL_APB2_GRP1_PERIPH_GPIOE (*) |
AnnaBridge | 171:3a7713b1edbc | 875 | * @arg @ref LL_APB2_GRP1_PERIPH_GPIOF (*) |
AnnaBridge | 171:3a7713b1edbc | 876 | * @arg @ref LL_APB2_GRP1_PERIPH_GPIOG (*) |
AnnaBridge | 171:3a7713b1edbc | 877 | * @arg @ref LL_APB2_GRP1_PERIPH_SPI1 |
AnnaBridge | 171:3a7713b1edbc | 878 | * @arg @ref LL_APB2_GRP1_PERIPH_TIM10 (*) |
AnnaBridge | 171:3a7713b1edbc | 879 | * @arg @ref LL_APB2_GRP1_PERIPH_TIM11 (*) |
AnnaBridge | 171:3a7713b1edbc | 880 | * @arg @ref LL_APB2_GRP1_PERIPH_TIM15 (*) |
AnnaBridge | 171:3a7713b1edbc | 881 | * @arg @ref LL_APB2_GRP1_PERIPH_TIM16 (*) |
AnnaBridge | 171:3a7713b1edbc | 882 | * @arg @ref LL_APB2_GRP1_PERIPH_TIM17 (*) |
AnnaBridge | 171:3a7713b1edbc | 883 | * @arg @ref LL_APB2_GRP1_PERIPH_TIM1 |
AnnaBridge | 171:3a7713b1edbc | 884 | * @arg @ref LL_APB2_GRP1_PERIPH_TIM8 (*) |
AnnaBridge | 171:3a7713b1edbc | 885 | * @arg @ref LL_APB2_GRP1_PERIPH_TIM9 (*) |
AnnaBridge | 171:3a7713b1edbc | 886 | * @arg @ref LL_APB2_GRP1_PERIPH_USART1 |
AnnaBridge | 171:3a7713b1edbc | 887 | * |
AnnaBridge | 171:3a7713b1edbc | 888 | * (*) value not defined in all devices. |
AnnaBridge | 171:3a7713b1edbc | 889 | * @retval None |
AnnaBridge | 171:3a7713b1edbc | 890 | */ |
AnnaBridge | 171:3a7713b1edbc | 891 | __STATIC_INLINE void LL_APB2_GRP1_DisableClock(uint32_t Periphs) |
AnnaBridge | 171:3a7713b1edbc | 892 | { |
AnnaBridge | 171:3a7713b1edbc | 893 | CLEAR_BIT(RCC->APB2ENR, Periphs); |
AnnaBridge | 171:3a7713b1edbc | 894 | } |
AnnaBridge | 171:3a7713b1edbc | 895 | |
AnnaBridge | 171:3a7713b1edbc | 896 | /** |
AnnaBridge | 171:3a7713b1edbc | 897 | * @brief Force APB2 peripherals reset. |
AnnaBridge | 171:3a7713b1edbc | 898 | * @rmtoll APB2RSTR ADC1RST LL_APB2_GRP1_ForceReset\n |
AnnaBridge | 171:3a7713b1edbc | 899 | * APB2RSTR ADC2RST LL_APB2_GRP1_ForceReset\n |
AnnaBridge | 171:3a7713b1edbc | 900 | * APB2RSTR ADC3RST LL_APB2_GRP1_ForceReset\n |
AnnaBridge | 171:3a7713b1edbc | 901 | * APB2RSTR AFIORST LL_APB2_GRP1_ForceReset\n |
AnnaBridge | 171:3a7713b1edbc | 902 | * APB2RSTR IOPARST LL_APB2_GRP1_ForceReset\n |
AnnaBridge | 171:3a7713b1edbc | 903 | * APB2RSTR IOPBRST LL_APB2_GRP1_ForceReset\n |
AnnaBridge | 171:3a7713b1edbc | 904 | * APB2RSTR IOPCRST LL_APB2_GRP1_ForceReset\n |
AnnaBridge | 171:3a7713b1edbc | 905 | * APB2RSTR IOPDRST LL_APB2_GRP1_ForceReset\n |
AnnaBridge | 171:3a7713b1edbc | 906 | * APB2RSTR IOPERST LL_APB2_GRP1_ForceReset\n |
AnnaBridge | 171:3a7713b1edbc | 907 | * APB2RSTR IOPFRST LL_APB2_GRP1_ForceReset\n |
AnnaBridge | 171:3a7713b1edbc | 908 | * APB2RSTR IOPGRST LL_APB2_GRP1_ForceReset\n |
AnnaBridge | 171:3a7713b1edbc | 909 | * APB2RSTR SPI1RST LL_APB2_GRP1_ForceReset\n |
AnnaBridge | 171:3a7713b1edbc | 910 | * APB2RSTR TIM10RST LL_APB2_GRP1_ForceReset\n |
AnnaBridge | 171:3a7713b1edbc | 911 | * APB2RSTR TIM11RST LL_APB2_GRP1_ForceReset\n |
AnnaBridge | 171:3a7713b1edbc | 912 | * APB2RSTR TIM15RST LL_APB2_GRP1_ForceReset\n |
AnnaBridge | 171:3a7713b1edbc | 913 | * APB2RSTR TIM16RST LL_APB2_GRP1_ForceReset\n |
AnnaBridge | 171:3a7713b1edbc | 914 | * APB2RSTR TIM17RST LL_APB2_GRP1_ForceReset\n |
AnnaBridge | 171:3a7713b1edbc | 915 | * APB2RSTR TIM1RST LL_APB2_GRP1_ForceReset\n |
AnnaBridge | 171:3a7713b1edbc | 916 | * APB2RSTR TIM8RST LL_APB2_GRP1_ForceReset\n |
AnnaBridge | 171:3a7713b1edbc | 917 | * APB2RSTR TIM9RST LL_APB2_GRP1_ForceReset\n |
AnnaBridge | 171:3a7713b1edbc | 918 | * APB2RSTR USART1RST LL_APB2_GRP1_ForceReset |
AnnaBridge | 171:3a7713b1edbc | 919 | * @param Periphs This parameter can be a combination of the following values: |
AnnaBridge | 171:3a7713b1edbc | 920 | * @arg @ref LL_APB2_GRP1_PERIPH_ALL |
AnnaBridge | 171:3a7713b1edbc | 921 | * @arg @ref LL_APB2_GRP1_PERIPH_ADC1 |
AnnaBridge | 171:3a7713b1edbc | 922 | * @arg @ref LL_APB2_GRP1_PERIPH_ADC2 (*) |
AnnaBridge | 171:3a7713b1edbc | 923 | * @arg @ref LL_APB2_GRP1_PERIPH_ADC3 (*) |
AnnaBridge | 171:3a7713b1edbc | 924 | * @arg @ref LL_APB2_GRP1_PERIPH_AFIO |
AnnaBridge | 171:3a7713b1edbc | 925 | * @arg @ref LL_APB2_GRP1_PERIPH_GPIOA |
AnnaBridge | 171:3a7713b1edbc | 926 | * @arg @ref LL_APB2_GRP1_PERIPH_GPIOB |
AnnaBridge | 171:3a7713b1edbc | 927 | * @arg @ref LL_APB2_GRP1_PERIPH_GPIOC |
AnnaBridge | 171:3a7713b1edbc | 928 | * @arg @ref LL_APB2_GRP1_PERIPH_GPIOD |
AnnaBridge | 171:3a7713b1edbc | 929 | * @arg @ref LL_APB2_GRP1_PERIPH_GPIOE (*) |
AnnaBridge | 171:3a7713b1edbc | 930 | * @arg @ref LL_APB2_GRP1_PERIPH_GPIOF (*) |
AnnaBridge | 171:3a7713b1edbc | 931 | * @arg @ref LL_APB2_GRP1_PERIPH_GPIOG (*) |
AnnaBridge | 171:3a7713b1edbc | 932 | * @arg @ref LL_APB2_GRP1_PERIPH_SPI1 |
AnnaBridge | 171:3a7713b1edbc | 933 | * @arg @ref LL_APB2_GRP1_PERIPH_TIM10 (*) |
AnnaBridge | 171:3a7713b1edbc | 934 | * @arg @ref LL_APB2_GRP1_PERIPH_TIM11 (*) |
AnnaBridge | 171:3a7713b1edbc | 935 | * @arg @ref LL_APB2_GRP1_PERIPH_TIM15 (*) |
AnnaBridge | 171:3a7713b1edbc | 936 | * @arg @ref LL_APB2_GRP1_PERIPH_TIM16 (*) |
AnnaBridge | 171:3a7713b1edbc | 937 | * @arg @ref LL_APB2_GRP1_PERIPH_TIM17 (*) |
AnnaBridge | 171:3a7713b1edbc | 938 | * @arg @ref LL_APB2_GRP1_PERIPH_TIM1 |
AnnaBridge | 171:3a7713b1edbc | 939 | * @arg @ref LL_APB2_GRP1_PERIPH_TIM8 (*) |
AnnaBridge | 171:3a7713b1edbc | 940 | * @arg @ref LL_APB2_GRP1_PERIPH_TIM9 (*) |
AnnaBridge | 171:3a7713b1edbc | 941 | * @arg @ref LL_APB2_GRP1_PERIPH_USART1 |
AnnaBridge | 171:3a7713b1edbc | 942 | * |
AnnaBridge | 171:3a7713b1edbc | 943 | * (*) value not defined in all devices. |
AnnaBridge | 171:3a7713b1edbc | 944 | * @retval None |
AnnaBridge | 171:3a7713b1edbc | 945 | */ |
AnnaBridge | 171:3a7713b1edbc | 946 | __STATIC_INLINE void LL_APB2_GRP1_ForceReset(uint32_t Periphs) |
AnnaBridge | 171:3a7713b1edbc | 947 | { |
AnnaBridge | 171:3a7713b1edbc | 948 | SET_BIT(RCC->APB2RSTR, Periphs); |
AnnaBridge | 171:3a7713b1edbc | 949 | } |
AnnaBridge | 171:3a7713b1edbc | 950 | |
AnnaBridge | 171:3a7713b1edbc | 951 | /** |
AnnaBridge | 171:3a7713b1edbc | 952 | * @brief Release APB2 peripherals reset. |
AnnaBridge | 171:3a7713b1edbc | 953 | * @rmtoll APB2RSTR ADC1RST LL_APB2_GRP1_ReleaseReset\n |
AnnaBridge | 171:3a7713b1edbc | 954 | * APB2RSTR ADC2RST LL_APB2_GRP1_ReleaseReset\n |
AnnaBridge | 171:3a7713b1edbc | 955 | * APB2RSTR ADC3RST LL_APB2_GRP1_ReleaseReset\n |
AnnaBridge | 171:3a7713b1edbc | 956 | * APB2RSTR AFIORST LL_APB2_GRP1_ReleaseReset\n |
AnnaBridge | 171:3a7713b1edbc | 957 | * APB2RSTR IOPARST LL_APB2_GRP1_ReleaseReset\n |
AnnaBridge | 171:3a7713b1edbc | 958 | * APB2RSTR IOPBRST LL_APB2_GRP1_ReleaseReset\n |
AnnaBridge | 171:3a7713b1edbc | 959 | * APB2RSTR IOPCRST LL_APB2_GRP1_ReleaseReset\n |
AnnaBridge | 171:3a7713b1edbc | 960 | * APB2RSTR IOPDRST LL_APB2_GRP1_ReleaseReset\n |
AnnaBridge | 171:3a7713b1edbc | 961 | * APB2RSTR IOPERST LL_APB2_GRP1_ReleaseReset\n |
AnnaBridge | 171:3a7713b1edbc | 962 | * APB2RSTR IOPFRST LL_APB2_GRP1_ReleaseReset\n |
AnnaBridge | 171:3a7713b1edbc | 963 | * APB2RSTR IOPGRST LL_APB2_GRP1_ReleaseReset\n |
AnnaBridge | 171:3a7713b1edbc | 964 | * APB2RSTR SPI1RST LL_APB2_GRP1_ReleaseReset\n |
AnnaBridge | 171:3a7713b1edbc | 965 | * APB2RSTR TIM10RST LL_APB2_GRP1_ReleaseReset\n |
AnnaBridge | 171:3a7713b1edbc | 966 | * APB2RSTR TIM11RST LL_APB2_GRP1_ReleaseReset\n |
AnnaBridge | 171:3a7713b1edbc | 967 | * APB2RSTR TIM15RST LL_APB2_GRP1_ReleaseReset\n |
AnnaBridge | 171:3a7713b1edbc | 968 | * APB2RSTR TIM16RST LL_APB2_GRP1_ReleaseReset\n |
AnnaBridge | 171:3a7713b1edbc | 969 | * APB2RSTR TIM17RST LL_APB2_GRP1_ReleaseReset\n |
AnnaBridge | 171:3a7713b1edbc | 970 | * APB2RSTR TIM1RST LL_APB2_GRP1_ReleaseReset\n |
AnnaBridge | 171:3a7713b1edbc | 971 | * APB2RSTR TIM8RST LL_APB2_GRP1_ReleaseReset\n |
AnnaBridge | 171:3a7713b1edbc | 972 | * APB2RSTR TIM9RST LL_APB2_GRP1_ReleaseReset\n |
AnnaBridge | 171:3a7713b1edbc | 973 | * APB2RSTR USART1RST LL_APB2_GRP1_ReleaseReset |
AnnaBridge | 171:3a7713b1edbc | 974 | * @param Periphs This parameter can be a combination of the following values: |
AnnaBridge | 171:3a7713b1edbc | 975 | * @arg @ref LL_APB2_GRP1_PERIPH_ALL |
AnnaBridge | 171:3a7713b1edbc | 976 | * @arg @ref LL_APB2_GRP1_PERIPH_ADC1 |
AnnaBridge | 171:3a7713b1edbc | 977 | * @arg @ref LL_APB2_GRP1_PERIPH_ADC2 (*) |
AnnaBridge | 171:3a7713b1edbc | 978 | * @arg @ref LL_APB2_GRP1_PERIPH_ADC3 (*) |
AnnaBridge | 171:3a7713b1edbc | 979 | * @arg @ref LL_APB2_GRP1_PERIPH_AFIO |
AnnaBridge | 171:3a7713b1edbc | 980 | * @arg @ref LL_APB2_GRP1_PERIPH_GPIOA |
AnnaBridge | 171:3a7713b1edbc | 981 | * @arg @ref LL_APB2_GRP1_PERIPH_GPIOB |
AnnaBridge | 171:3a7713b1edbc | 982 | * @arg @ref LL_APB2_GRP1_PERIPH_GPIOC |
AnnaBridge | 171:3a7713b1edbc | 983 | * @arg @ref LL_APB2_GRP1_PERIPH_GPIOD |
AnnaBridge | 171:3a7713b1edbc | 984 | * @arg @ref LL_APB2_GRP1_PERIPH_GPIOE (*) |
AnnaBridge | 171:3a7713b1edbc | 985 | * @arg @ref LL_APB2_GRP1_PERIPH_GPIOF (*) |
AnnaBridge | 171:3a7713b1edbc | 986 | * @arg @ref LL_APB2_GRP1_PERIPH_GPIOG (*) |
AnnaBridge | 171:3a7713b1edbc | 987 | * @arg @ref LL_APB2_GRP1_PERIPH_SPI1 |
AnnaBridge | 171:3a7713b1edbc | 988 | * @arg @ref LL_APB2_GRP1_PERIPH_TIM10 (*) |
AnnaBridge | 171:3a7713b1edbc | 989 | * @arg @ref LL_APB2_GRP1_PERIPH_TIM11 (*) |
AnnaBridge | 171:3a7713b1edbc | 990 | * @arg @ref LL_APB2_GRP1_PERIPH_TIM15 (*) |
AnnaBridge | 171:3a7713b1edbc | 991 | * @arg @ref LL_APB2_GRP1_PERIPH_TIM16 (*) |
AnnaBridge | 171:3a7713b1edbc | 992 | * @arg @ref LL_APB2_GRP1_PERIPH_TIM17 (*) |
AnnaBridge | 171:3a7713b1edbc | 993 | * @arg @ref LL_APB2_GRP1_PERIPH_TIM1 |
AnnaBridge | 171:3a7713b1edbc | 994 | * @arg @ref LL_APB2_GRP1_PERIPH_TIM8 (*) |
AnnaBridge | 171:3a7713b1edbc | 995 | * @arg @ref LL_APB2_GRP1_PERIPH_TIM9 (*) |
AnnaBridge | 171:3a7713b1edbc | 996 | * @arg @ref LL_APB2_GRP1_PERIPH_USART1 |
AnnaBridge | 171:3a7713b1edbc | 997 | * |
AnnaBridge | 171:3a7713b1edbc | 998 | * (*) value not defined in all devices. |
AnnaBridge | 171:3a7713b1edbc | 999 | * @retval None |
AnnaBridge | 171:3a7713b1edbc | 1000 | */ |
AnnaBridge | 171:3a7713b1edbc | 1001 | __STATIC_INLINE void LL_APB2_GRP1_ReleaseReset(uint32_t Periphs) |
AnnaBridge | 171:3a7713b1edbc | 1002 | { |
AnnaBridge | 171:3a7713b1edbc | 1003 | CLEAR_BIT(RCC->APB2RSTR, Periphs); |
AnnaBridge | 171:3a7713b1edbc | 1004 | } |
AnnaBridge | 171:3a7713b1edbc | 1005 | |
AnnaBridge | 171:3a7713b1edbc | 1006 | /** |
AnnaBridge | 171:3a7713b1edbc | 1007 | * @} |
AnnaBridge | 171:3a7713b1edbc | 1008 | */ |
AnnaBridge | 171:3a7713b1edbc | 1009 | |
AnnaBridge | 171:3a7713b1edbc | 1010 | |
AnnaBridge | 171:3a7713b1edbc | 1011 | /** |
AnnaBridge | 171:3a7713b1edbc | 1012 | * @} |
AnnaBridge | 171:3a7713b1edbc | 1013 | */ |
AnnaBridge | 171:3a7713b1edbc | 1014 | |
AnnaBridge | 171:3a7713b1edbc | 1015 | /** |
AnnaBridge | 171:3a7713b1edbc | 1016 | * @} |
AnnaBridge | 171:3a7713b1edbc | 1017 | */ |
AnnaBridge | 171:3a7713b1edbc | 1018 | |
AnnaBridge | 171:3a7713b1edbc | 1019 | #endif /* defined(RCC) */ |
AnnaBridge | 171:3a7713b1edbc | 1020 | |
AnnaBridge | 171:3a7713b1edbc | 1021 | /** |
AnnaBridge | 171:3a7713b1edbc | 1022 | * @} |
AnnaBridge | 171:3a7713b1edbc | 1023 | */ |
AnnaBridge | 171:3a7713b1edbc | 1024 | |
AnnaBridge | 171:3a7713b1edbc | 1025 | #ifdef __cplusplus |
AnnaBridge | 171:3a7713b1edbc | 1026 | } |
AnnaBridge | 171:3a7713b1edbc | 1027 | #endif |
AnnaBridge | 171:3a7713b1edbc | 1028 | |
AnnaBridge | 171:3a7713b1edbc | 1029 | #endif /* __STM32F1xx_LL_BUS_H */ |
AnnaBridge | 171:3a7713b1edbc | 1030 | |
AnnaBridge | 171:3a7713b1edbc | 1031 | /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/ |