The official Mbed 2 C/C++ SDK provides the software platform and libraries to build your applications.

Dependents:   hello SerialTestv11 SerialTestv12 Sierpinski ... more

mbed 2

This is the mbed 2 library. If you'd like to learn about Mbed OS please see the mbed-os docs.

Committer:
AnnaBridge
Date:
Wed Feb 20 20:53:29 2019 +0000
Revision:
172:65be27845400
Parent:
171:3a7713b1edbc
mbed library release version 165

Who changed what in which revision?

UserRevisionLine numberNew contents of line
AnnaBridge 171:3a7713b1edbc 1 /****************************************************************************
AnnaBridge 171:3a7713b1edbc 2 * $Id:: LPC11xx.h 9198 2012-05-29 usb00175 $
AnnaBridge 171:3a7713b1edbc 3 * Project: NXP LPC11xx software example
AnnaBridge 171:3a7713b1edbc 4 *
AnnaBridge 171:3a7713b1edbc 5 * Description:
AnnaBridge 171:3a7713b1edbc 6 * CMSIS Cortex-M0 Core Peripheral Access Layer Header File for
AnnaBridge 171:3a7713b1edbc 7 * NXP LPC11xx Device Series
AnnaBridge 171:3a7713b1edbc 8
AnnaBridge 171:3a7713b1edbc 9 ****************************************************************************
AnnaBridge 171:3a7713b1edbc 10 * Software that is described herein is for illustrative purposes only
AnnaBridge 171:3a7713b1edbc 11 * which provides customers with programming information regarding the
AnnaBridge 171:3a7713b1edbc 12 * products. This software is supplied "AS IS" without any warranties.
AnnaBridge 171:3a7713b1edbc 13 * NXP Semiconductors assumes no responsibility or liability for the
AnnaBridge 171:3a7713b1edbc 14 * use of the software, conveys no license or title under any patent,
AnnaBridge 171:3a7713b1edbc 15 * copyright, or mask work right to the product. NXP Semiconductors
AnnaBridge 171:3a7713b1edbc 16 * reserves the right to make changes in the software without
AnnaBridge 171:3a7713b1edbc 17 * notification. NXP Semiconductors also make no representation or
AnnaBridge 171:3a7713b1edbc 18 * warranty that such application will be suitable for the specified
AnnaBridge 171:3a7713b1edbc 19 * use without further testing or modification.
AnnaBridge 171:3a7713b1edbc 20
AnnaBridge 171:3a7713b1edbc 21 * Permission to use, copy, modify, and distribute this software and its
AnnaBridge 171:3a7713b1edbc 22 * documentation is hereby granted, under NXP Semiconductors'
AnnaBridge 171:3a7713b1edbc 23 * relevant copyright in the software, without fee, provided that it
AnnaBridge 171:3a7713b1edbc 24 * is used in conjunction with NXP Semiconductors microcontrollers. This
AnnaBridge 171:3a7713b1edbc 25 * copyright, permission, and disclaimer notice must appear in all copies of
AnnaBridge 171:3a7713b1edbc 26 * this code.
AnnaBridge 171:3a7713b1edbc 27
AnnaBridge 171:3a7713b1edbc 28 ****************************************************************************/
AnnaBridge 171:3a7713b1edbc 29 #ifndef __LPC11xx_H__
AnnaBridge 171:3a7713b1edbc 30 #define __LPC11xx_H__
AnnaBridge 171:3a7713b1edbc 31
AnnaBridge 171:3a7713b1edbc 32 #ifdef __cplusplus
AnnaBridge 171:3a7713b1edbc 33 extern "C" {
AnnaBridge 171:3a7713b1edbc 34 #endif
AnnaBridge 171:3a7713b1edbc 35
AnnaBridge 171:3a7713b1edbc 36 /** @addtogroup LPC11xx_Definitions LPC11xx Definitions
AnnaBridge 171:3a7713b1edbc 37 This file defines all structures and symbols for LPC11xx:
AnnaBridge 171:3a7713b1edbc 38 - Registers and bitfields
AnnaBridge 171:3a7713b1edbc 39 - peripheral base address
AnnaBridge 171:3a7713b1edbc 40 - peripheral ID
AnnaBridge 171:3a7713b1edbc 41 - PIO definitions
AnnaBridge 171:3a7713b1edbc 42 @{
AnnaBridge 171:3a7713b1edbc 43 */
AnnaBridge 171:3a7713b1edbc 44
AnnaBridge 171:3a7713b1edbc 45
AnnaBridge 171:3a7713b1edbc 46 /******************************************************************************/
AnnaBridge 171:3a7713b1edbc 47 /* Processor and Core Peripherals */
AnnaBridge 171:3a7713b1edbc 48 /******************************************************************************/
AnnaBridge 171:3a7713b1edbc 49 /** @addtogroup LPC11xx_CMSIS LPC11xx CMSIS Definitions
AnnaBridge 171:3a7713b1edbc 50 Configuration of the Cortex-M0 Processor and Core Peripherals
AnnaBridge 171:3a7713b1edbc 51 @{
AnnaBridge 171:3a7713b1edbc 52 */
AnnaBridge 171:3a7713b1edbc 53
AnnaBridge 171:3a7713b1edbc 54 /*
AnnaBridge 171:3a7713b1edbc 55 * ==========================================================================
AnnaBridge 171:3a7713b1edbc 56 * ---------- Interrupt Number Definition -----------------------------------
AnnaBridge 171:3a7713b1edbc 57 * ==========================================================================
AnnaBridge 171:3a7713b1edbc 58 */
AnnaBridge 171:3a7713b1edbc 59 typedef enum IRQn
AnnaBridge 171:3a7713b1edbc 60 {
AnnaBridge 171:3a7713b1edbc 61 /****** Cortex-M0 Processor Exceptions Numbers ***************************************************/
AnnaBridge 171:3a7713b1edbc 62 NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt */
AnnaBridge 171:3a7713b1edbc 63 HardFault_IRQn = -13, /*!< 3 Cortex-M0 Hard Fault Interrupt */
AnnaBridge 171:3a7713b1edbc 64 SVCall_IRQn = -5, /*!< 11 Cortex-M0 SV Call Interrupt */
AnnaBridge 171:3a7713b1edbc 65 PendSV_IRQn = -2, /*!< 14 Cortex-M0 Pend SV Interrupt */
AnnaBridge 171:3a7713b1edbc 66 SysTick_IRQn = -1, /*!< 15 Cortex-M0 System Tick Interrupt */
AnnaBridge 171:3a7713b1edbc 67
AnnaBridge 171:3a7713b1edbc 68 /****** LPC11Cxx or LPC11xx Specific Interrupt Numbers *******************************************************/
AnnaBridge 171:3a7713b1edbc 69 WAKEUP0_IRQn = 0, /*!< All I/O pins can be used as wakeup source. */
AnnaBridge 171:3a7713b1edbc 70 WAKEUP1_IRQn = 1, /*!< There are 13 pins in total for LPC11xx */
AnnaBridge 171:3a7713b1edbc 71 WAKEUP2_IRQn = 2,
AnnaBridge 171:3a7713b1edbc 72 WAKEUP3_IRQn = 3,
AnnaBridge 171:3a7713b1edbc 73 WAKEUP4_IRQn = 4,
AnnaBridge 171:3a7713b1edbc 74 WAKEUP5_IRQn = 5,
AnnaBridge 171:3a7713b1edbc 75 WAKEUP6_IRQn = 6,
AnnaBridge 171:3a7713b1edbc 76 WAKEUP7_IRQn = 7,
AnnaBridge 171:3a7713b1edbc 77 WAKEUP8_IRQn = 8,
AnnaBridge 171:3a7713b1edbc 78 WAKEUP9_IRQn = 9,
AnnaBridge 171:3a7713b1edbc 79 WAKEUP10_IRQn = 10,
AnnaBridge 171:3a7713b1edbc 80 WAKEUP11_IRQn = 11,
AnnaBridge 171:3a7713b1edbc 81 WAKEUP12_IRQn = 12,
AnnaBridge 171:3a7713b1edbc 82 CAN_IRQn = 13, /*!< CAN Interrupt */
AnnaBridge 171:3a7713b1edbc 83 SSP1_IRQn = 14, /*!< SSP1 Interrupt */
AnnaBridge 171:3a7713b1edbc 84 I2C_IRQn = 15, /*!< I2C Interrupt */
AnnaBridge 171:3a7713b1edbc 85 TIMER_16_0_IRQn = 16, /*!< 16-bit Timer0 Interrupt */
AnnaBridge 171:3a7713b1edbc 86 TIMER_16_1_IRQn = 17, /*!< 16-bit Timer1 Interrupt */
AnnaBridge 171:3a7713b1edbc 87 TIMER_32_0_IRQn = 18, /*!< 32-bit Timer0 Interrupt */
AnnaBridge 171:3a7713b1edbc 88 TIMER_32_1_IRQn = 19, /*!< 32-bit Timer1 Interrupt */
AnnaBridge 171:3a7713b1edbc 89 SSP0_IRQn = 20, /*!< SSP0 Interrupt */
AnnaBridge 171:3a7713b1edbc 90 UART_IRQn = 21, /*!< UART Interrupt */
AnnaBridge 171:3a7713b1edbc 91 Reserved0_IRQn = 22, /*!< Reserved Interrupt */
AnnaBridge 171:3a7713b1edbc 92 Reserved1_IRQn = 23,
AnnaBridge 171:3a7713b1edbc 93 ADC_IRQn = 24, /*!< A/D Converter Interrupt */
AnnaBridge 171:3a7713b1edbc 94 WDT_IRQn = 25, /*!< Watchdog timer Interrupt */
AnnaBridge 171:3a7713b1edbc 95 BOD_IRQn = 26, /*!< Brown Out Detect(BOD) Interrupt */
AnnaBridge 171:3a7713b1edbc 96 FMC_IRQn = 27, /*!< Flash Memory Controller Interrupt */
AnnaBridge 171:3a7713b1edbc 97 EINT3_IRQn = 28, /*!< External Interrupt 3 Interrupt */
AnnaBridge 171:3a7713b1edbc 98 EINT2_IRQn = 29, /*!< External Interrupt 2 Interrupt */
AnnaBridge 171:3a7713b1edbc 99 EINT1_IRQn = 30, /*!< External Interrupt 1 Interrupt */
AnnaBridge 171:3a7713b1edbc 100 EINT0_IRQn = 31, /*!< External Interrupt 0 Interrupt */
AnnaBridge 171:3a7713b1edbc 101 } IRQn_Type;
AnnaBridge 171:3a7713b1edbc 102
AnnaBridge 171:3a7713b1edbc 103 /*
AnnaBridge 171:3a7713b1edbc 104 * ==========================================================================
AnnaBridge 171:3a7713b1edbc 105 * ----------- Processor and Core Peripheral Section ------------------------
AnnaBridge 171:3a7713b1edbc 106 * ==========================================================================
AnnaBridge 171:3a7713b1edbc 107 */
AnnaBridge 171:3a7713b1edbc 108
AnnaBridge 171:3a7713b1edbc 109 /* Configuration of the Cortex-M0 Processor and Core Peripherals */
AnnaBridge 171:3a7713b1edbc 110 #define __MPU_PRESENT 0 /*!< MPU present or not */
AnnaBridge 171:3a7713b1edbc 111 #define __NVIC_PRIO_BITS 2 /*!< Number of Bits used for Priority Levels */
AnnaBridge 171:3a7713b1edbc 112 #define __Vendor_SysTickConfig 0 /*!< Set to 1 if different SysTick Config is used */
AnnaBridge 171:3a7713b1edbc 113
AnnaBridge 171:3a7713b1edbc 114 /*@}*/ /* end of group LPC11xx_CMSIS */
AnnaBridge 171:3a7713b1edbc 115
AnnaBridge 171:3a7713b1edbc 116
AnnaBridge 171:3a7713b1edbc 117 #include "core_cm0.h" /* Cortex-M0 processor and core peripherals */
AnnaBridge 171:3a7713b1edbc 118 #include "system_LPC11xx.h" /* System Header */
AnnaBridge 171:3a7713b1edbc 119
AnnaBridge 171:3a7713b1edbc 120
AnnaBridge 171:3a7713b1edbc 121 /******************************************************************************/
AnnaBridge 171:3a7713b1edbc 122 /* Device Specific Peripheral Registers structures */
AnnaBridge 171:3a7713b1edbc 123 /******************************************************************************/
AnnaBridge 171:3a7713b1edbc 124
AnnaBridge 171:3a7713b1edbc 125 #if defined ( __CC_ARM )
AnnaBridge 171:3a7713b1edbc 126 #pragma anon_unions
AnnaBridge 171:3a7713b1edbc 127 #endif
AnnaBridge 171:3a7713b1edbc 128
AnnaBridge 171:3a7713b1edbc 129 /*------------- System Control (SYSCON) --------------------------------------*/
AnnaBridge 171:3a7713b1edbc 130 /** @addtogroup LPC11xx_SYSCON LPC11xx System Control Block
AnnaBridge 171:3a7713b1edbc 131 @{
AnnaBridge 171:3a7713b1edbc 132 */
AnnaBridge 171:3a7713b1edbc 133 typedef struct
AnnaBridge 171:3a7713b1edbc 134 {
AnnaBridge 171:3a7713b1edbc 135 __IO uint32_t SYSMEMREMAP; /*!< Offset: 0x000 System memory remap (R/W) */
AnnaBridge 171:3a7713b1edbc 136 __IO uint32_t PRESETCTRL; /*!< Offset: 0x004 Peripheral reset control (R/W) */
AnnaBridge 171:3a7713b1edbc 137 __IO uint32_t SYSPLLCTRL; /*!< Offset: 0x008 System PLL control (R/W) */
AnnaBridge 171:3a7713b1edbc 138 __I uint32_t SYSPLLSTAT; /*!< Offset: 0x00C System PLL status (R/ ) */
AnnaBridge 171:3a7713b1edbc 139 uint32_t RESERVED0[4];
AnnaBridge 171:3a7713b1edbc 140
AnnaBridge 171:3a7713b1edbc 141 __IO uint32_t SYSOSCCTRL; /*!< Offset: 0x020 System oscillator control (R/W) */
AnnaBridge 171:3a7713b1edbc 142 __IO uint32_t WDTOSCCTRL; /*!< Offset: 0x024 Watchdog oscillator control (R/W) */
AnnaBridge 171:3a7713b1edbc 143 __IO uint32_t IRCCTRL; /*!< Offset: 0x028 IRC control (R/W) */
AnnaBridge 171:3a7713b1edbc 144 uint32_t RESERVED1[1];
AnnaBridge 171:3a7713b1edbc 145 __IO uint32_t SYSRSTSTAT; /*!< Offset: 0x030 System reset status Register (R/ ) */
AnnaBridge 171:3a7713b1edbc 146 uint32_t RESERVED2[3];
AnnaBridge 171:3a7713b1edbc 147 __IO uint32_t SYSPLLCLKSEL; /*!< Offset: 0x040 System PLL clock source select (R/W) */
AnnaBridge 171:3a7713b1edbc 148 __IO uint32_t SYSPLLCLKUEN; /*!< Offset: 0x044 System PLL clock source update enable (R/W) */
AnnaBridge 171:3a7713b1edbc 149 uint32_t RESERVED3[10];
AnnaBridge 171:3a7713b1edbc 150
AnnaBridge 171:3a7713b1edbc 151 __IO uint32_t MAINCLKSEL; /*!< Offset: 0x070 Main clock source select (R/W) */
AnnaBridge 171:3a7713b1edbc 152 __IO uint32_t MAINCLKUEN; /*!< Offset: 0x074 Main clock source update enable (R/W) */
AnnaBridge 171:3a7713b1edbc 153 __IO uint32_t SYSAHBCLKDIV; /*!< Offset: 0x078 System AHB clock divider (R/W) */
AnnaBridge 171:3a7713b1edbc 154 uint32_t RESERVED4[1];
AnnaBridge 171:3a7713b1edbc 155
AnnaBridge 171:3a7713b1edbc 156 __IO uint32_t SYSAHBCLKCTRL; /*!< Offset: 0x080 System AHB clock control (R/W) */
AnnaBridge 171:3a7713b1edbc 157 uint32_t RESERVED5[4];
AnnaBridge 171:3a7713b1edbc 158 __IO uint32_t SSP0CLKDIV; /*!< Offset: 0x094 SSP0 clock divider (R/W) */
AnnaBridge 171:3a7713b1edbc 159 __IO uint32_t UARTCLKDIV; /*!< Offset: 0x098 UART clock divider (R/W) */
AnnaBridge 171:3a7713b1edbc 160 __IO uint32_t SSP1CLKDIV; /*!< Offset: 0x09C SSP1 clock divider (R/W) */
AnnaBridge 171:3a7713b1edbc 161 uint32_t RESERVED6[12];
AnnaBridge 171:3a7713b1edbc 162
AnnaBridge 171:3a7713b1edbc 163 __IO uint32_t WDTCLKSEL; /*!< Offset: 0x0D0 WDT clock source select (R/W) */
AnnaBridge 171:3a7713b1edbc 164 __IO uint32_t WDTCLKUEN; /*!< Offset: 0x0D4 WDT clock source update enable (R/W) */
AnnaBridge 171:3a7713b1edbc 165 __IO uint32_t WDTCLKDIV; /*!< Offset: 0x0D8 WDT clock divider (R/W) */
AnnaBridge 171:3a7713b1edbc 166 uint32_t RESERVED8[1];
AnnaBridge 171:3a7713b1edbc 167 __IO uint32_t CLKOUTCLKSEL; /*!< Offset: 0x0E0 CLKOUT clock source select (R/W) */
AnnaBridge 171:3a7713b1edbc 168 __IO uint32_t CLKOUTUEN; /*!< Offset: 0x0E4 CLKOUT clock source update enable (R/W) */
AnnaBridge 171:3a7713b1edbc 169 __IO uint32_t CLKOUTDIV; /*!< Offset: 0x0E8 CLKOUT clock divider (R/W) */
AnnaBridge 171:3a7713b1edbc 170 uint32_t RESERVED9[5];
AnnaBridge 171:3a7713b1edbc 171
AnnaBridge 171:3a7713b1edbc 172 __IO uint32_t PIOPORCAP0; /*!< Offset: 0x100 POR captured PIO status 0 (R/ ) */
AnnaBridge 171:3a7713b1edbc 173 __IO uint32_t PIOPORCAP1; /*!< Offset: 0x104 POR captured PIO status 1 (R/ ) */
AnnaBridge 171:3a7713b1edbc 174 uint32_t RESERVED10[18];
AnnaBridge 171:3a7713b1edbc 175 __IO uint32_t BODCTRL; /*!< Offset: 0x150 BOD control (R/W) */
AnnaBridge 171:3a7713b1edbc 176 __IO uint32_t SYSTCKCAL; /*!< Offset: 0x154 System tick counter calibration (R/W) */
AnnaBridge 171:3a7713b1edbc 177
AnnaBridge 171:3a7713b1edbc 178 uint32_t RESERVED13[7];
AnnaBridge 171:3a7713b1edbc 179 __IO uint32_t NMISRC; /*!< Offset: 0x174 NMI source selection register (R/W) */
AnnaBridge 171:3a7713b1edbc 180 uint32_t RESERVED14[34];
AnnaBridge 171:3a7713b1edbc 181
AnnaBridge 171:3a7713b1edbc 182 __IO uint32_t STARTAPRP0; /*!< Offset: 0x200 Start logic edge control Register 0 (R/W) */
AnnaBridge 171:3a7713b1edbc 183 __IO uint32_t STARTERP0; /*!< Offset: 0x204 Start logic signal enable Register 0 (R/W) */
AnnaBridge 171:3a7713b1edbc 184 __O uint32_t STARTRSRP0CLR; /*!< Offset: 0x208 Start logic reset Register 0 ( /W) */
AnnaBridge 171:3a7713b1edbc 185 __I uint32_t STARTSRP0; /*!< Offset: 0x20C Start logic status Register 0 (R/) */
AnnaBridge 171:3a7713b1edbc 186 __IO uint32_t STARTAPRP1; /*!< Offset: 0x210 Start logic edge control Register 0 (R/W). (LPC11UXX only) */
AnnaBridge 171:3a7713b1edbc 187 __IO uint32_t STARTERP1; /*!< Offset: 0x214 Start logic signal enable Register 0 (R/W). (LPC11UXX only) */
AnnaBridge 171:3a7713b1edbc 188 __O uint32_t STARTRSRP1CLR; /*!< Offset: 0x218 Start logic reset Register 0 ( /W). (LPC11UXX only) */
AnnaBridge 171:3a7713b1edbc 189 __IO uint32_t STARTSRP1; /*!< Offset: 0x21C Start logic status Register 0 (R/W). (LPC11UXX only) */
AnnaBridge 171:3a7713b1edbc 190 uint32_t RESERVED17[4];
AnnaBridge 171:3a7713b1edbc 191
AnnaBridge 171:3a7713b1edbc 192 __IO uint32_t PDSLEEPCFG; /*!< Offset: 0x230 Power-down states in Deep-sleep mode (R/W) */
AnnaBridge 171:3a7713b1edbc 193 __IO uint32_t PDAWAKECFG; /*!< Offset: 0x234 Power-down states after wake-up (R/W) */
AnnaBridge 171:3a7713b1edbc 194 __IO uint32_t PDRUNCFG; /*!< Offset: 0x238 Power-down configuration Register (R/W) */
AnnaBridge 171:3a7713b1edbc 195 uint32_t RESERVED15[110];
AnnaBridge 171:3a7713b1edbc 196 __I uint32_t DEVICE_ID; /*!< Offset: 0x3F4 Device ID (R/ ) */
AnnaBridge 171:3a7713b1edbc 197 } LPC_SYSCON_TypeDef;
AnnaBridge 171:3a7713b1edbc 198 /*@}*/ /* end of group LPC11xx_SYSCON */
AnnaBridge 171:3a7713b1edbc 199
AnnaBridge 171:3a7713b1edbc 200
AnnaBridge 171:3a7713b1edbc 201 /*------------- Pin Connect Block (IOCON) --------------------------------*/
AnnaBridge 171:3a7713b1edbc 202 /** @addtogroup LPC11xx_IOCON LPC11xx I/O Configuration Block
AnnaBridge 171:3a7713b1edbc 203 @{
AnnaBridge 171:3a7713b1edbc 204 */
AnnaBridge 171:3a7713b1edbc 205 typedef struct
AnnaBridge 171:3a7713b1edbc 206 {
AnnaBridge 171:3a7713b1edbc 207 __IO uint32_t PIO2_6; /*!< Offset: 0x000 I/O configuration for pin PIO2_6 (R/W) */
AnnaBridge 171:3a7713b1edbc 208 uint32_t RESERVED0[1];
AnnaBridge 171:3a7713b1edbc 209 __IO uint32_t PIO2_0; /*!< Offset: 0x008 I/O configuration for pin PIO2_0/DTR/SSEL1 (R/W) */
AnnaBridge 171:3a7713b1edbc 210 __IO uint32_t RESET_PIO0_0; /*!< Offset: 0x00C I/O configuration for pin RESET/PIO0_0 (R/W) */
AnnaBridge 171:3a7713b1edbc 211 __IO uint32_t PIO0_1; /*!< Offset: 0x010 I/O configuration for pin PIO0_1/CLKOUT/CT32B0_MAT2 (R/W) */
AnnaBridge 171:3a7713b1edbc 212 __IO uint32_t PIO1_8; /*!< Offset: 0x014 I/O configuration for pin PIO1_8/CT16B1_CAP0 (R/W) */
AnnaBridge 171:3a7713b1edbc 213 __IO uint32_t SSEL1_LOC; /*!< Offset: 0x018 IOCON SSEL1 location register (IOCON_SSEL1_LOC, address 0x4004 4018) */
AnnaBridge 171:3a7713b1edbc 214 __IO uint32_t PIO0_2; /*!< Offset: 0x01C I/O configuration for pin PIO0_2/SSEL0/CT16B0_CAP0 (R/W) */
AnnaBridge 171:3a7713b1edbc 215
AnnaBridge 171:3a7713b1edbc 216 __IO uint32_t PIO2_7; /*!< Offset: 0x020 I/O configuration for pin PIO2_7 (R/W) */
AnnaBridge 171:3a7713b1edbc 217 __IO uint32_t PIO2_8; /*!< Offset: 0x024 I/O configuration for pin PIO2_8 (R/W) */
AnnaBridge 171:3a7713b1edbc 218 __IO uint32_t PIO2_1; /*!< Offset: 0x028 I/O configuration for pin PIO2_1/nDSR/SCK1 (R/W) */
AnnaBridge 171:3a7713b1edbc 219 __IO uint32_t PIO0_3; /*!< Offset: 0x02C I/O configuration for pin PIO0_3 (R/W) */
AnnaBridge 171:3a7713b1edbc 220 __IO uint32_t PIO0_4; /*!< Offset: 0x030 I/O configuration for pin PIO0_4/SCL (R/W) */
AnnaBridge 171:3a7713b1edbc 221 __IO uint32_t PIO0_5; /*!< Offset: 0x034 I/O configuration for pin PIO0_5/SDA (R/W) */
AnnaBridge 171:3a7713b1edbc 222 __IO uint32_t PIO1_9; /*!< Offset: 0x038 I/O configuration for pin PIO1_9/CT16B1_MAT0 (R/W) */
AnnaBridge 171:3a7713b1edbc 223 __IO uint32_t PIO3_4; /*!< Offset: 0x03C I/O configuration for pin PIO3_4 (R/W) */
AnnaBridge 171:3a7713b1edbc 224
AnnaBridge 171:3a7713b1edbc 225 __IO uint32_t PIO2_4; /*!< Offset: 0x040 I/O configuration for pin PIO2_4 (R/W) */
AnnaBridge 171:3a7713b1edbc 226 __IO uint32_t PIO2_5; /*!< Offset: 0x044 I/O configuration for pin PIO2_5 (R/W) */
AnnaBridge 171:3a7713b1edbc 227 __IO uint32_t PIO3_5; /*!< Offset: 0x048 I/O configuration for pin PIO3_5 (R/W) */
AnnaBridge 171:3a7713b1edbc 228 __IO uint32_t PIO0_6; /*!< Offset: 0x04C I/O configuration for pin PIO0_6/SCK0 (R/W) */
AnnaBridge 171:3a7713b1edbc 229 __IO uint32_t PIO0_7; /*!< Offset: 0x050 I/O configuration for pin PIO0_7/nCTS (R/W) */
AnnaBridge 171:3a7713b1edbc 230 __IO uint32_t PIO2_9; /*!< Offset: 0x054 I/O configuration for pin PIO2_9 (R/W) */
AnnaBridge 171:3a7713b1edbc 231 __IO uint32_t PIO2_10; /*!< Offset: 0x058 I/O configuration for pin PIO2_10 (R/W) */
AnnaBridge 171:3a7713b1edbc 232 __IO uint32_t PIO2_2; /*!< Offset: 0x05C I/O configuration for pin PIO2_2/DCD/MISO1 (R/W) */
AnnaBridge 171:3a7713b1edbc 233
AnnaBridge 171:3a7713b1edbc 234 __IO uint32_t PIO0_8; /*!< Offset: 0x060 I/O configuration for pin PIO0_8/MISO0/CT16B0_MAT0 (R/W) */
AnnaBridge 171:3a7713b1edbc 235 __IO uint32_t PIO0_9; /*!< Offset: 0x064 I/O configuration for pin PIO0_9/MOSI0/CT16B0_MAT1 (R/W) */
AnnaBridge 171:3a7713b1edbc 236 __IO uint32_t SWCLK_PIO0_10; /*!< Offset: 0x068 I/O configuration for pin SWCLK/PIO0_10/SCK0/CT16B0_MAT2 (R/W) */
AnnaBridge 171:3a7713b1edbc 237 __IO uint32_t PIO1_10; /*!< Offset: 0x06C I/O configuration for pin PIO1_10/AD6/CT16B1_MAT1 (R/W) */
AnnaBridge 171:3a7713b1edbc 238 __IO uint32_t PIO2_11; /*!< Offset: 0x070 I/O configuration for pin PIO2_11/SCK0 (R/W) */
AnnaBridge 171:3a7713b1edbc 239 __IO uint32_t R_PIO0_11; /*!< Offset: 0x074 I/O configuration for pin TDI/PIO0_11/AD0/CT32B0_MAT3 (R/W) */
AnnaBridge 171:3a7713b1edbc 240 __IO uint32_t R_PIO1_0; /*!< Offset: 0x078 I/O configuration for pin TMS/PIO1_0/AD1/CT32B1_CAP0 (R/W) */
AnnaBridge 171:3a7713b1edbc 241 __IO uint32_t R_PIO1_1; /*!< Offset: 0x07C I/O configuration for pin TDO/PIO1_1/AD2/CT32B1_MAT0 (R/W) */
AnnaBridge 171:3a7713b1edbc 242
AnnaBridge 171:3a7713b1edbc 243 __IO uint32_t R_PIO1_2; /*!< Offset: 0x080 I/O configuration for pin nTRST/PIO1_2/AD3/CT32B1_MAT1 (R/W) */
AnnaBridge 171:3a7713b1edbc 244 __IO uint32_t PIO3_0; /*!< Offset: 0x084 I/O configuration for pin PIO3_0/nDTR (R/W) */
AnnaBridge 171:3a7713b1edbc 245 __IO uint32_t PIO3_1; /*!< Offset: 0x088 I/O configuration for pin PIO3_1/nDSR (R/W) */
AnnaBridge 171:3a7713b1edbc 246 __IO uint32_t PIO2_3; /*!< Offset: 0x08C I/O configuration for pin PIO2_3/RI/MOSI1 (R/W) */
AnnaBridge 171:3a7713b1edbc 247 __IO uint32_t SWDIO_PIO1_3; /*!< Offset: 0x090 I/O configuration for pin SWDIO/PIO1_3/AD4/CT32B1_MAT2 (R/W) */
AnnaBridge 171:3a7713b1edbc 248 __IO uint32_t PIO1_4; /*!< Offset: 0x094 I/O configuration for pin PIO1_4/AD5/CT32B1_MAT3 (R/W) */
AnnaBridge 171:3a7713b1edbc 249 __IO uint32_t PIO1_11; /*!< Offset: 0x098 I/O configuration for pin PIO1_11/AD7 (R/W) */
AnnaBridge 171:3a7713b1edbc 250 __IO uint32_t PIO3_2; /*!< Offset: 0x09C I/O configuration for pin PIO3_2/nDCD (R/W) */
AnnaBridge 171:3a7713b1edbc 251
AnnaBridge 171:3a7713b1edbc 252 __IO uint32_t PIO1_5; /*!< Offset: 0x0A0 I/O configuration for pin PIO1_5/nRTS/CT32B0_CAP0 (R/W) */
AnnaBridge 171:3a7713b1edbc 253 __IO uint32_t PIO1_6; /*!< Offset: 0x0A4 I/O configuration for pin PIO1_6/RXD/CT32B0_MAT0 (R/W) */
AnnaBridge 171:3a7713b1edbc 254 __IO uint32_t PIO1_7; /*!< Offset: 0x0A8 I/O configuration for pin PIO1_7/TXD/CT32B0_MAT1 (R/W) */
AnnaBridge 171:3a7713b1edbc 255 __IO uint32_t PIO3_3; /*!< Offset: 0x0AC I/O configuration for pin PIO3_3/nRI (R/W) */
AnnaBridge 171:3a7713b1edbc 256 __IO uint32_t SCK_LOC; /*!< Offset: 0x0B0 SCK pin location select Register (R/W) */
AnnaBridge 171:3a7713b1edbc 257 __IO uint32_t DSR_LOC; /*!< Offset: 0x0B4 DSR pin location select Register (R/W) */
AnnaBridge 171:3a7713b1edbc 258 __IO uint32_t DCD_LOC; /*!< Offset: 0x0B8 DCD pin location select Register (R/W) */
AnnaBridge 171:3a7713b1edbc 259 __IO uint32_t RI_LOC; /*!< Offset: 0x0BC RI pin location Register (R/W) */
AnnaBridge 171:3a7713b1edbc 260
AnnaBridge 171:3a7713b1edbc 261 __IO uint32_t CT16B0_CAP0_LOC; /*!< Offset: 0x0C0 IOCON CT16B0_CAP0 location register (IOCON_CT16B0_CAP0_LOC, address 0x4004 40C0) */
AnnaBridge 171:3a7713b1edbc 262 __IO uint32_t SCK1_LOC; /*!< Offset: 0x0C4 IOCON SCK1 location register (IOCON_SCK1_LOC, address 0x4004 40C4) */
AnnaBridge 171:3a7713b1edbc 263 __IO uint32_t MISO1_LOC; /*!< Offset: 0x0C8 IOCON MISO1 location register (IOCON_MISO1_LOC, address 0x4004 40C8) */
AnnaBridge 171:3a7713b1edbc 264 __IO uint32_t MOSI1_LOC; /*!< Offset: 0x0CC IOCON MOSI1 location register (IOCON_MOSI1_LOC, address 0x4004 40CC) */
AnnaBridge 171:3a7713b1edbc 265 __IO uint32_t CT32B0_CAP0_LOC; /*!< Offset: 0x0D0 IOCON CT32B0_CAP0 location register (IOCON_CT32B0_CAP0_LOC, address 0x4004 40D0) */
AnnaBridge 171:3a7713b1edbc 266 __IO uint32_t RXD_LOC; /*!< Offset: 0x0D4 IOCON RXD location register (IOCON_RXD_LOC, address 0x4004 40D4) */
AnnaBridge 171:3a7713b1edbc 267 } LPC_IOCON_TypeDef;
AnnaBridge 171:3a7713b1edbc 268 /*@}*/ /* end of group LPC11xx_IOCON */
AnnaBridge 171:3a7713b1edbc 269
AnnaBridge 171:3a7713b1edbc 270
AnnaBridge 171:3a7713b1edbc 271 /*------------- Power Management Unit (PMU) --------------------------*/
AnnaBridge 171:3a7713b1edbc 272 /** @addtogroup LPC11xx_PMU LPC11xx Power Management Unit
AnnaBridge 171:3a7713b1edbc 273 @{
AnnaBridge 171:3a7713b1edbc 274 */
AnnaBridge 171:3a7713b1edbc 275 typedef struct
AnnaBridge 171:3a7713b1edbc 276 {
AnnaBridge 171:3a7713b1edbc 277 __IO uint32_t PCON; /*!< Offset: 0x000 Power control Register (R/W) */
AnnaBridge 171:3a7713b1edbc 278 __IO uint32_t GPREG0; /*!< Offset: 0x004 General purpose Register 0 (R/W) */
AnnaBridge 171:3a7713b1edbc 279 __IO uint32_t GPREG1; /*!< Offset: 0x008 General purpose Register 1 (R/W) */
AnnaBridge 171:3a7713b1edbc 280 __IO uint32_t GPREG2; /*!< Offset: 0x00C General purpose Register 2 (R/W) */
AnnaBridge 171:3a7713b1edbc 281 __IO uint32_t GPREG3; /*!< Offset: 0x010 General purpose Register 3 (R/W) */
AnnaBridge 171:3a7713b1edbc 282 __IO uint32_t GPREG4; /*!< Offset: 0x014 General purpose Register 4 (R/W) */
AnnaBridge 171:3a7713b1edbc 283 } LPC_PMU_TypeDef;
AnnaBridge 171:3a7713b1edbc 284 /*@}*/ /* end of group LPC11xx_PMU */
AnnaBridge 171:3a7713b1edbc 285
AnnaBridge 171:3a7713b1edbc 286
AnnaBridge 171:3a7713b1edbc 287
AnnaBridge 171:3a7713b1edbc 288 // ------------------------------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 289 // ----- FLASHCTRL -----
AnnaBridge 171:3a7713b1edbc 290 // ------------------------------------------------------------------------------------------------
AnnaBridge 171:3a7713b1edbc 291
AnnaBridge 171:3a7713b1edbc 292 typedef struct { /*!< (@ 0x4003C000) FLASHCTRL Structure */
AnnaBridge 171:3a7713b1edbc 293 __I uint32_t RESERVED0[4];
AnnaBridge 171:3a7713b1edbc 294 __IO uint32_t FLASHCFG; /*!< (@ 0x4003C010) Flash memory access time configuration register */
AnnaBridge 171:3a7713b1edbc 295 __I uint32_t RESERVED1[3];
AnnaBridge 171:3a7713b1edbc 296 __IO uint32_t FMSSTART; /*!< (@ 0x4003C020) Signature start address register */
AnnaBridge 171:3a7713b1edbc 297 __IO uint32_t FMSSTOP; /*!< (@ 0x4003C024) Signature stop-address register */
AnnaBridge 171:3a7713b1edbc 298 __I uint32_t RESERVED2[1];
AnnaBridge 171:3a7713b1edbc 299 __I uint32_t FMSW0; /*!< (@ 0x4003C02C) Word 0 [31:0] */
AnnaBridge 171:3a7713b1edbc 300 __I uint32_t FMSW1; /*!< (@ 0x4003C030) Word 1 [63:32] */
AnnaBridge 171:3a7713b1edbc 301 __I uint32_t FMSW2; /*!< (@ 0x4003C034) Word 2 [95:64] */
AnnaBridge 171:3a7713b1edbc 302 __I uint32_t FMSW3; /*!< (@ 0x4003C038) Word 3 [127:96] */
AnnaBridge 171:3a7713b1edbc 303 __I uint32_t RESERVED3[1001];
AnnaBridge 171:3a7713b1edbc 304 __I uint32_t FMSTAT; /*!< (@ 0x4003CFE0) Signature generation status register */
AnnaBridge 171:3a7713b1edbc 305 __I uint32_t RESERVED4[1];
AnnaBridge 171:3a7713b1edbc 306 __IO uint32_t FMSTATCLR; /*!< (@ 0x4003CFE8) Signature generation status clear register */
AnnaBridge 171:3a7713b1edbc 307 } LPC_FLASHCTRL_Type;
AnnaBridge 171:3a7713b1edbc 308
AnnaBridge 171:3a7713b1edbc 309
AnnaBridge 171:3a7713b1edbc 310 /*------------- General Purpose Input/Output (GPIO) --------------------------*/
AnnaBridge 171:3a7713b1edbc 311 /** @addtogroup LPC11xx_GPIO LPC11xx General Purpose Input/Output
AnnaBridge 171:3a7713b1edbc 312 @{
AnnaBridge 171:3a7713b1edbc 313 */
AnnaBridge 171:3a7713b1edbc 314 typedef struct
AnnaBridge 171:3a7713b1edbc 315 {
AnnaBridge 171:3a7713b1edbc 316 union {
AnnaBridge 171:3a7713b1edbc 317 __IO uint32_t MASKED_ACCESS[4096]; /*!< Offset: 0x0000 to 0x3FFC Port data Register for pins PIOn_0 to PIOn_11 (R/W) */
AnnaBridge 171:3a7713b1edbc 318 struct {
AnnaBridge 171:3a7713b1edbc 319 uint32_t RESERVED0[4095];
AnnaBridge 171:3a7713b1edbc 320 __IO uint32_t DATA; /*!< Offset: 0x3FFC Port data Register (R/W) */
AnnaBridge 171:3a7713b1edbc 321 };
AnnaBridge 171:3a7713b1edbc 322 };
AnnaBridge 171:3a7713b1edbc 323 uint32_t RESERVED1[4096];
AnnaBridge 171:3a7713b1edbc 324 __IO uint32_t DIR; /*!< Offset: 0x8000 Data direction Register (R/W) */
AnnaBridge 171:3a7713b1edbc 325 __IO uint32_t IS; /*!< Offset: 0x8004 Interrupt sense Register (R/W) */
AnnaBridge 171:3a7713b1edbc 326 __IO uint32_t IBE; /*!< Offset: 0x8008 Interrupt both edges Register (R/W) */
AnnaBridge 171:3a7713b1edbc 327 __IO uint32_t IEV; /*!< Offset: 0x800C Interrupt event Register (R/W) */
AnnaBridge 171:3a7713b1edbc 328 __IO uint32_t IE; /*!< Offset: 0x8010 Interrupt mask Register (R/W) */
AnnaBridge 171:3a7713b1edbc 329 __I uint32_t RIS; /*!< Offset: 0x8014 Raw interrupt status Register (R/ ) */
AnnaBridge 171:3a7713b1edbc 330 __I uint32_t MIS; /*!< Offset: 0x8018 Masked interrupt status Register (R/ ) */
AnnaBridge 171:3a7713b1edbc 331 __O uint32_t IC; /*!< Offset: 0x801C Interrupt clear Register (/W) */
AnnaBridge 171:3a7713b1edbc 332 } LPC_GPIO_TypeDef;
AnnaBridge 171:3a7713b1edbc 333 /*@}*/ /* end of group LPC11xx_GPIO */
AnnaBridge 171:3a7713b1edbc 334
AnnaBridge 171:3a7713b1edbc 335 /*------------- Timer (TMR) --------------------------------------------------*/
AnnaBridge 171:3a7713b1edbc 336 /** @addtogroup LPC11xx_TMR LPC11xx 16/32-bit Counter/Timer
AnnaBridge 171:3a7713b1edbc 337 @{
AnnaBridge 171:3a7713b1edbc 338 */
AnnaBridge 171:3a7713b1edbc 339 typedef struct
AnnaBridge 171:3a7713b1edbc 340 {
AnnaBridge 171:3a7713b1edbc 341 __IO uint32_t IR; /*!< Offset: 0x000 Interrupt Register (R/W) */
AnnaBridge 171:3a7713b1edbc 342 __IO uint32_t TCR; /*!< Offset: 0x004 Timer Control Register (R/W) */
AnnaBridge 171:3a7713b1edbc 343 __IO uint32_t TC; /*!< Offset: 0x008 Timer Counter Register (R/W) */
AnnaBridge 171:3a7713b1edbc 344 __IO uint32_t PR; /*!< Offset: 0x00C Prescale Register (R/W) */
AnnaBridge 171:3a7713b1edbc 345 __IO uint32_t PC; /*!< Offset: 0x010 Prescale Counter Register (R/W) */
AnnaBridge 171:3a7713b1edbc 346 __IO uint32_t MCR; /*!< Offset: 0x014 Match Control Register (R/W) */
AnnaBridge 171:3a7713b1edbc 347 union {
AnnaBridge 171:3a7713b1edbc 348 __IO uint32_t MR[4]; /*!< Offset: Match Register base */
AnnaBridge 171:3a7713b1edbc 349 struct{
AnnaBridge 171:3a7713b1edbc 350 __IO uint32_t MR0; /*!< Offset: 0x018 Match Register 0 (R/W) */
AnnaBridge 171:3a7713b1edbc 351 __IO uint32_t MR1; /*!< Offset: 0x01C Match Register 1 (R/W) */
AnnaBridge 171:3a7713b1edbc 352 __IO uint32_t MR2; /*!< Offset: 0x020 Match Register 2 (R/W) */
AnnaBridge 171:3a7713b1edbc 353 __IO uint32_t MR3; /*!< Offset: 0x024 Match Register 3 (R/W) */
AnnaBridge 171:3a7713b1edbc 354 };
AnnaBridge 171:3a7713b1edbc 355 };
AnnaBridge 171:3a7713b1edbc 356 __IO uint32_t CCR; /*!< Offset: 0x028 Capture Control Register (R/W) */
AnnaBridge 171:3a7713b1edbc 357 __I uint32_t CR0; /*!< Offset: 0x02C Capture Register 0 (R/ ) */
AnnaBridge 171:3a7713b1edbc 358 __I uint32_t CR1; /*!< Offset: 0x030 Capture Register 1 (R/ ) */
AnnaBridge 171:3a7713b1edbc 359 uint32_t RESERVED1[2];
AnnaBridge 171:3a7713b1edbc 360 __IO uint32_t EMR; /*!< Offset: 0x03C External Match Register (R/W) */
AnnaBridge 171:3a7713b1edbc 361 uint32_t RESERVED2[12];
AnnaBridge 171:3a7713b1edbc 362 __IO uint32_t CTCR; /*!< Offset: 0x070 Count Control Register (R/W) */
AnnaBridge 171:3a7713b1edbc 363 __IO uint32_t PWMC; /*!< Offset: 0x074 PWM Control Register (R/W) */
AnnaBridge 171:3a7713b1edbc 364 } LPC_TMR_TypeDef;
AnnaBridge 171:3a7713b1edbc 365 /*@}*/ /* end of group LPC11xx_TMR */
AnnaBridge 171:3a7713b1edbc 366
AnnaBridge 171:3a7713b1edbc 367
AnnaBridge 171:3a7713b1edbc 368 /*------------- Universal Asynchronous Receiver Transmitter (UART) -----------*/
AnnaBridge 171:3a7713b1edbc 369 /** @addtogroup LPC11xx_UART LPC11xx Universal Asynchronous Receiver/Transmitter
AnnaBridge 171:3a7713b1edbc 370 @{
AnnaBridge 171:3a7713b1edbc 371 */
AnnaBridge 171:3a7713b1edbc 372 typedef struct
AnnaBridge 171:3a7713b1edbc 373 {
AnnaBridge 171:3a7713b1edbc 374 union {
AnnaBridge 171:3a7713b1edbc 375 __I uint32_t RBR; /*!< Offset: 0x000 Receiver Buffer Register (R/ ) */
AnnaBridge 171:3a7713b1edbc 376 __O uint32_t THR; /*!< Offset: 0x000 Transmit Holding Register ( /W) */
AnnaBridge 171:3a7713b1edbc 377 __IO uint32_t DLL; /*!< Offset: 0x000 Divisor Latch LSB (R/W) */
AnnaBridge 171:3a7713b1edbc 378 };
AnnaBridge 171:3a7713b1edbc 379 union {
AnnaBridge 171:3a7713b1edbc 380 __IO uint32_t DLM; /*!< Offset: 0x004 Divisor Latch MSB (R/W) */
AnnaBridge 171:3a7713b1edbc 381 __IO uint32_t IER; /*!< Offset: 0x000 Interrupt Enable Register (R/W) */
AnnaBridge 171:3a7713b1edbc 382 };
AnnaBridge 171:3a7713b1edbc 383 union {
AnnaBridge 171:3a7713b1edbc 384 __I uint32_t IIR; /*!< Offset: 0x008 Interrupt ID Register (R/ ) */
AnnaBridge 171:3a7713b1edbc 385 __O uint32_t FCR; /*!< Offset: 0x008 FIFO Control Register ( /W) */
AnnaBridge 171:3a7713b1edbc 386 };
AnnaBridge 171:3a7713b1edbc 387 __IO uint32_t LCR; /*!< Offset: 0x00C Line Control Register (R/W) */
AnnaBridge 171:3a7713b1edbc 388 __IO uint32_t MCR; /*!< Offset: 0x010 Modem control Register (R/W) */
AnnaBridge 171:3a7713b1edbc 389 __I uint32_t LSR; /*!< Offset: 0x014 Line Status Register (R/ ) */
AnnaBridge 171:3a7713b1edbc 390 __I uint32_t MSR; /*!< Offset: 0x018 Modem status Register (R/ ) */
AnnaBridge 171:3a7713b1edbc 391 __IO uint32_t SCR; /*!< Offset: 0x01C Scratch Pad Register (R/W) */
AnnaBridge 171:3a7713b1edbc 392 __IO uint32_t ACR; /*!< Offset: 0x020 Auto-baud Control Register (R/W) */
AnnaBridge 171:3a7713b1edbc 393 uint32_t RESERVED0;
AnnaBridge 171:3a7713b1edbc 394 __IO uint32_t FDR; /*!< Offset: 0x028 Fractional Divider Register (R/W) */
AnnaBridge 171:3a7713b1edbc 395 uint32_t RESERVED1;
AnnaBridge 171:3a7713b1edbc 396 __IO uint32_t TER; /*!< Offset: 0x030 Transmit Enable Register (R/W) */
AnnaBridge 171:3a7713b1edbc 397 uint32_t RESERVED2[6];
AnnaBridge 171:3a7713b1edbc 398 __IO uint32_t RS485CTRL; /*!< Offset: 0x04C RS-485/EIA-485 Control Register (R/W) */
AnnaBridge 171:3a7713b1edbc 399 __IO uint32_t ADRMATCH; /*!< Offset: 0x050 RS-485/EIA-485 address match Register (R/W) */
AnnaBridge 171:3a7713b1edbc 400 __IO uint32_t RS485DLY; /*!< Offset: 0x054 RS-485/EIA-485 direction control delay Register (R/W) */
AnnaBridge 171:3a7713b1edbc 401 __I uint32_t FIFOLVL; /*!< Offset: 0x058 FIFO Level Register (R) */
AnnaBridge 171:3a7713b1edbc 402 } LPC_UART_TypeDef;
AnnaBridge 171:3a7713b1edbc 403 /*@}*/ /* end of group LPC11xx_UART */
AnnaBridge 171:3a7713b1edbc 404
AnnaBridge 171:3a7713b1edbc 405
AnnaBridge 171:3a7713b1edbc 406 /*------------- Synchronous Serial Communication (SSP) -----------------------*/
AnnaBridge 171:3a7713b1edbc 407 /** @addtogroup LPC11xx_SSP LPC11xx Synchronous Serial Port
AnnaBridge 171:3a7713b1edbc 408 @{
AnnaBridge 171:3a7713b1edbc 409 */
AnnaBridge 171:3a7713b1edbc 410 typedef struct
AnnaBridge 171:3a7713b1edbc 411 {
AnnaBridge 171:3a7713b1edbc 412 __IO uint32_t CR0; /*!< Offset: 0x000 Control Register 0 (R/W) */
AnnaBridge 171:3a7713b1edbc 413 __IO uint32_t CR1; /*!< Offset: 0x004 Control Register 1 (R/W) */
AnnaBridge 171:3a7713b1edbc 414 __IO uint32_t DR; /*!< Offset: 0x008 Data Register (R/W) */
AnnaBridge 171:3a7713b1edbc 415 __I uint32_t SR; /*!< Offset: 0x00C Status Registe (R/ ) */
AnnaBridge 171:3a7713b1edbc 416 __IO uint32_t CPSR; /*!< Offset: 0x010 Clock Prescale Register (R/W) */
AnnaBridge 171:3a7713b1edbc 417 __IO uint32_t IMSC; /*!< Offset: 0x014 Interrupt Mask Set and Clear Register (R/W) */
AnnaBridge 171:3a7713b1edbc 418 __I uint32_t RIS; /*!< Offset: 0x018 Raw Interrupt Status Register (R/) */
AnnaBridge 171:3a7713b1edbc 419 __I uint32_t MIS; /*!< Offset: 0x01C Masked Interrupt Status Register (R/) */
AnnaBridge 171:3a7713b1edbc 420 __O uint32_t ICR; /*!< Offset: 0x020 SSPICR Interrupt Clear Register (/W) */
AnnaBridge 171:3a7713b1edbc 421 } LPC_SSP_TypeDef;
AnnaBridge 171:3a7713b1edbc 422 /*@}*/ /* end of group LPC11xx_SSP */
AnnaBridge 171:3a7713b1edbc 423
AnnaBridge 171:3a7713b1edbc 424
AnnaBridge 171:3a7713b1edbc 425 /*------------- Inter-Integrated Circuit (I2C) -------------------------------*/
AnnaBridge 171:3a7713b1edbc 426 /** @addtogroup LPC11xx_I2C LPC11xx I2C-Bus Interface
AnnaBridge 171:3a7713b1edbc 427 @{
AnnaBridge 171:3a7713b1edbc 428 */
AnnaBridge 171:3a7713b1edbc 429 typedef struct
AnnaBridge 171:3a7713b1edbc 430 {
AnnaBridge 171:3a7713b1edbc 431 __IO uint32_t CONSET; /*!< Offset: 0x000 I2C Control Set Register (R/W) */
AnnaBridge 171:3a7713b1edbc 432 __I uint32_t STAT; /*!< Offset: 0x004 I2C Status Register (R/ ) */
AnnaBridge 171:3a7713b1edbc 433 __IO uint32_t DAT; /*!< Offset: 0x008 I2C Data Register (R/W) */
AnnaBridge 171:3a7713b1edbc 434 __IO uint32_t ADR0; /*!< Offset: 0x00C I2C Slave Address Register 0 (R/W) */
AnnaBridge 171:3a7713b1edbc 435 __IO uint32_t SCLH; /*!< Offset: 0x010 SCH Duty Cycle Register High Half Word (R/W) */
AnnaBridge 171:3a7713b1edbc 436 __IO uint32_t SCLL; /*!< Offset: 0x014 SCL Duty Cycle Register Low Half Word (R/W) */
AnnaBridge 171:3a7713b1edbc 437 __O uint32_t CONCLR; /*!< Offset: 0x018 I2C Control Clear Register ( /W) */
AnnaBridge 171:3a7713b1edbc 438 __IO uint32_t MMCTRL; /*!< Offset: 0x01C Monitor mode control register (R/W) */
AnnaBridge 171:3a7713b1edbc 439 __IO uint32_t ADR1; /*!< Offset: 0x020 I2C Slave Address Register 1 (R/W) */
AnnaBridge 171:3a7713b1edbc 440 __IO uint32_t ADR2; /*!< Offset: 0x024 I2C Slave Address Register 2 (R/W) */
AnnaBridge 171:3a7713b1edbc 441 __IO uint32_t ADR3; /*!< Offset: 0x028 I2C Slave Address Register 3 (R/W) */
AnnaBridge 171:3a7713b1edbc 442 __I uint32_t DATA_BUFFER; /*!< Offset: 0x02C Data buffer register ( /W) */
AnnaBridge 171:3a7713b1edbc 443 __IO uint32_t MASK0; /*!< Offset: 0x030 I2C Slave address mask register 0 (R/W) */
AnnaBridge 171:3a7713b1edbc 444 __IO uint32_t MASK1; /*!< Offset: 0x034 I2C Slave address mask register 1 (R/W) */
AnnaBridge 171:3a7713b1edbc 445 __IO uint32_t MASK2; /*!< Offset: 0x038 I2C Slave address mask register 2 (R/W) */
AnnaBridge 171:3a7713b1edbc 446 __IO uint32_t MASK3; /*!< Offset: 0x03C I2C Slave address mask register 3 (R/W) */
AnnaBridge 171:3a7713b1edbc 447 } LPC_I2C_TypeDef;
AnnaBridge 171:3a7713b1edbc 448 /*@}*/ /* end of group LPC11xx_I2C */
AnnaBridge 171:3a7713b1edbc 449
AnnaBridge 171:3a7713b1edbc 450
AnnaBridge 171:3a7713b1edbc 451 /*------------- Watchdog Timer (WDT) -----------------------------------------*/
AnnaBridge 171:3a7713b1edbc 452 /** @addtogroup LPC11xx_WDT LPC11xx WatchDog Timer
AnnaBridge 171:3a7713b1edbc 453 @{
AnnaBridge 171:3a7713b1edbc 454 */
AnnaBridge 171:3a7713b1edbc 455 typedef struct
AnnaBridge 171:3a7713b1edbc 456 {
AnnaBridge 171:3a7713b1edbc 457 __IO uint32_t MOD; /*!< Offset: 0x000 Watchdog mode register (R/W) */
AnnaBridge 171:3a7713b1edbc 458 __IO uint32_t TC; /*!< Offset: 0x004 Watchdog timer constant register (R/W) */
AnnaBridge 171:3a7713b1edbc 459 __O uint32_t FEED; /*!< Offset: 0x008 Watchdog feed sequence register (W) */
AnnaBridge 171:3a7713b1edbc 460 __I uint32_t TV; /*!< Offset: 0x00C Watchdog timer value register (R) */
AnnaBridge 171:3a7713b1edbc 461 uint32_t RESERVED0;
AnnaBridge 171:3a7713b1edbc 462 __IO uint32_t WARNINT; /*!< Offset: 0x014 Watchdog timer warning int. register (R/W) */
AnnaBridge 171:3a7713b1edbc 463 __IO uint32_t WINDOW; /*!< Offset: 0x018 Watchdog timer window value register (R/W) */
AnnaBridge 171:3a7713b1edbc 464 } LPC_WDT_TypeDef;
AnnaBridge 171:3a7713b1edbc 465 /*@}*/ /* end of group LPC11xx_WDT */
AnnaBridge 171:3a7713b1edbc 466
AnnaBridge 171:3a7713b1edbc 467
AnnaBridge 171:3a7713b1edbc 468 /*------------- Analog-to-Digital Converter (ADC) ----------------------------*/
AnnaBridge 171:3a7713b1edbc 469 /** @addtogroup LPC11xx_ADC LPC11xx Analog-to-Digital Converter
AnnaBridge 171:3a7713b1edbc 470 @{
AnnaBridge 171:3a7713b1edbc 471 */
AnnaBridge 171:3a7713b1edbc 472 typedef struct
AnnaBridge 171:3a7713b1edbc 473 {
AnnaBridge 171:3a7713b1edbc 474 __IO uint32_t CR; /*!< Offset: 0x000 A/D Control Register (R/W) */
AnnaBridge 171:3a7713b1edbc 475 __IO uint32_t GDR; /*!< Offset: 0x004 A/D Global Data Register (R/W) */
AnnaBridge 171:3a7713b1edbc 476 uint32_t RESERVED0;
AnnaBridge 171:3a7713b1edbc 477 __IO uint32_t INTEN; /*!< Offset: 0x00C A/D Interrupt Enable Register (R/W) */
AnnaBridge 171:3a7713b1edbc 478 __IO uint32_t DR[8]; /*!< Offset: 0x010-0x02C A/D Channel 0..7 Data Register (R/W) */
AnnaBridge 171:3a7713b1edbc 479 __I uint32_t STAT; /*!< Offset: 0x030 A/D Status Register (R/ ) */
AnnaBridge 171:3a7713b1edbc 480 } LPC_ADC_TypeDef;
AnnaBridge 171:3a7713b1edbc 481 /*@}*/ /* end of group LPC11xx_ADC */
AnnaBridge 171:3a7713b1edbc 482
AnnaBridge 171:3a7713b1edbc 483
AnnaBridge 171:3a7713b1edbc 484 /*------------- CAN Controller (CAN) ----------------------------*/
AnnaBridge 171:3a7713b1edbc 485 /** @addtogroup LPC11xx_CAN LPC11xx Controller Area Network(CAN)
AnnaBridge 171:3a7713b1edbc 486 @{
AnnaBridge 171:3a7713b1edbc 487 */
AnnaBridge 171:3a7713b1edbc 488 typedef struct
AnnaBridge 171:3a7713b1edbc 489 {
AnnaBridge 171:3a7713b1edbc 490 __IO uint32_t CNTL; /* 0x000 */
AnnaBridge 171:3a7713b1edbc 491 __IO uint32_t STAT;
AnnaBridge 171:3a7713b1edbc 492 __IO uint32_t EC;
AnnaBridge 171:3a7713b1edbc 493 __IO uint32_t BT;
AnnaBridge 171:3a7713b1edbc 494 __IO uint32_t INT;
AnnaBridge 171:3a7713b1edbc 495 __IO uint32_t TEST;
AnnaBridge 171:3a7713b1edbc 496 __IO uint32_t BRPE;
AnnaBridge 171:3a7713b1edbc 497 uint32_t RESERVED0;
AnnaBridge 171:3a7713b1edbc 498 __IO uint32_t IF1_CMDREQ; /* 0x020 */
AnnaBridge 171:3a7713b1edbc 499 __IO uint32_t IF1_CMDMSK;
AnnaBridge 171:3a7713b1edbc 500 __IO uint32_t IF1_MSK1;
AnnaBridge 171:3a7713b1edbc 501 __IO uint32_t IF1_MSK2;
AnnaBridge 171:3a7713b1edbc 502 __IO uint32_t IF1_ARB1;
AnnaBridge 171:3a7713b1edbc 503 __IO uint32_t IF1_ARB2;
AnnaBridge 171:3a7713b1edbc 504 __IO uint32_t IF1_MCTRL;
AnnaBridge 171:3a7713b1edbc 505 __IO uint32_t IF1_DA1;
AnnaBridge 171:3a7713b1edbc 506 __IO uint32_t IF1_DA2;
AnnaBridge 171:3a7713b1edbc 507 __IO uint32_t IF1_DB1;
AnnaBridge 171:3a7713b1edbc 508 __IO uint32_t IF1_DB2;
AnnaBridge 171:3a7713b1edbc 509 uint32_t RESERVED1[13];
AnnaBridge 171:3a7713b1edbc 510 __IO uint32_t IF2_CMDREQ; /* 0x080 */
AnnaBridge 171:3a7713b1edbc 511 __IO uint32_t IF2_CMDMSK;
AnnaBridge 171:3a7713b1edbc 512 __IO uint32_t IF2_MSK1;
AnnaBridge 171:3a7713b1edbc 513 __IO uint32_t IF2_MSK2;
AnnaBridge 171:3a7713b1edbc 514 __IO uint32_t IF2_ARB1;
AnnaBridge 171:3a7713b1edbc 515 __IO uint32_t IF2_ARB2;
AnnaBridge 171:3a7713b1edbc 516 __IO uint32_t IF2_MCTRL;
AnnaBridge 171:3a7713b1edbc 517 __IO uint32_t IF2_DA1;
AnnaBridge 171:3a7713b1edbc 518 __IO uint32_t IF2_DA2;
AnnaBridge 171:3a7713b1edbc 519 __IO uint32_t IF2_DB1;
AnnaBridge 171:3a7713b1edbc 520 __IO uint32_t IF2_DB2;
AnnaBridge 171:3a7713b1edbc 521 uint32_t RESERVED2[21];
AnnaBridge 171:3a7713b1edbc 522 __I uint32_t TXREQ1; /* 0x100 */
AnnaBridge 171:3a7713b1edbc 523 __I uint32_t TXREQ2;
AnnaBridge 171:3a7713b1edbc 524 uint32_t RESERVED3[6];
AnnaBridge 171:3a7713b1edbc 525 __I uint32_t ND1; /* 0x120 */
AnnaBridge 171:3a7713b1edbc 526 __I uint32_t ND2;
AnnaBridge 171:3a7713b1edbc 527 uint32_t RESERVED4[6];
AnnaBridge 171:3a7713b1edbc 528 __I uint32_t IR1; /* 0x140 */
AnnaBridge 171:3a7713b1edbc 529 __I uint32_t IR2;
AnnaBridge 171:3a7713b1edbc 530 uint32_t RESERVED5[6];
AnnaBridge 171:3a7713b1edbc 531 __I uint32_t MSGV1; /* 0x160 */
AnnaBridge 171:3a7713b1edbc 532 __I uint32_t MSGV2;
AnnaBridge 171:3a7713b1edbc 533 uint32_t RESERVED6[6];
AnnaBridge 171:3a7713b1edbc 534 __IO uint32_t CLKDIV; /* 0x180 */
AnnaBridge 171:3a7713b1edbc 535 } LPC_CAN_TypeDef;
AnnaBridge 171:3a7713b1edbc 536 /*@}*/ /* end of group LPC11xx_CAN */
AnnaBridge 171:3a7713b1edbc 537
AnnaBridge 171:3a7713b1edbc 538 #if defined ( __CC_ARM )
AnnaBridge 171:3a7713b1edbc 539 #pragma no_anon_unions
AnnaBridge 171:3a7713b1edbc 540 #endif
AnnaBridge 171:3a7713b1edbc 541
AnnaBridge 171:3a7713b1edbc 542 /******************************************************************************/
AnnaBridge 171:3a7713b1edbc 543 /* Peripheral memory map */
AnnaBridge 171:3a7713b1edbc 544 /******************************************************************************/
AnnaBridge 171:3a7713b1edbc 545 /* Base addresses */
AnnaBridge 171:3a7713b1edbc 546 #define LPC_FLASH_BASE (0x00000000UL)
AnnaBridge 171:3a7713b1edbc 547 #define LPC_RAM_BASE (0x10000000UL)
AnnaBridge 171:3a7713b1edbc 548 #define LPC_APB0_BASE (0x40000000UL)
AnnaBridge 171:3a7713b1edbc 549 #define LPC_AHB_BASE (0x50000000UL)
AnnaBridge 171:3a7713b1edbc 550
AnnaBridge 171:3a7713b1edbc 551 /* APB0 peripherals */
AnnaBridge 171:3a7713b1edbc 552 #define LPC_I2C_BASE (LPC_APB0_BASE + 0x00000)
AnnaBridge 171:3a7713b1edbc 553 #define LPC_WDT_BASE (LPC_APB0_BASE + 0x04000)
AnnaBridge 171:3a7713b1edbc 554 #define LPC_UART_BASE (LPC_APB0_BASE + 0x08000)
AnnaBridge 171:3a7713b1edbc 555 #define LPC_CT16B0_BASE (LPC_APB0_BASE + 0x0C000)
AnnaBridge 171:3a7713b1edbc 556 #define LPC_CT16B1_BASE (LPC_APB0_BASE + 0x10000)
AnnaBridge 171:3a7713b1edbc 557 #define LPC_CT32B0_BASE (LPC_APB0_BASE + 0x14000)
AnnaBridge 171:3a7713b1edbc 558 #define LPC_CT32B1_BASE (LPC_APB0_BASE + 0x18000)
AnnaBridge 171:3a7713b1edbc 559 #define LPC_ADC_BASE (LPC_APB0_BASE + 0x1C000)
AnnaBridge 171:3a7713b1edbc 560 #define LPC_PMU_BASE (LPC_APB0_BASE + 0x38000)
AnnaBridge 171:3a7713b1edbc 561 #define LPC_FLASHCTRL_BASE (LPC_APB0_BASE + 0x3C000)
AnnaBridge 171:3a7713b1edbc 562 #define LPC_SSP0_BASE (LPC_APB0_BASE + 0x40000)
AnnaBridge 171:3a7713b1edbc 563 #define LPC_IOCON_BASE (LPC_APB0_BASE + 0x44000)
AnnaBridge 171:3a7713b1edbc 564 #define LPC_SYSCON_BASE (LPC_APB0_BASE + 0x48000)
AnnaBridge 171:3a7713b1edbc 565 #define LPC_CAN_BASE (LPC_APB0_BASE + 0x50000)
AnnaBridge 171:3a7713b1edbc 566 #define LPC_SSP1_BASE (LPC_APB0_BASE + 0x58000)
AnnaBridge 171:3a7713b1edbc 567
AnnaBridge 171:3a7713b1edbc 568 /* AHB peripherals */
AnnaBridge 171:3a7713b1edbc 569 #define LPC_GPIO_BASE (LPC_AHB_BASE + 0x00000)
AnnaBridge 171:3a7713b1edbc 570 #define LPC_GPIO0_BASE (LPC_AHB_BASE + 0x00000)
AnnaBridge 171:3a7713b1edbc 571 #define LPC_GPIO1_BASE (LPC_AHB_BASE + 0x10000)
AnnaBridge 171:3a7713b1edbc 572 #define LPC_GPIO2_BASE (LPC_AHB_BASE + 0x20000)
AnnaBridge 171:3a7713b1edbc 573 #define LPC_GPIO3_BASE (LPC_AHB_BASE + 0x30000)
AnnaBridge 171:3a7713b1edbc 574
AnnaBridge 171:3a7713b1edbc 575 /******************************************************************************/
AnnaBridge 171:3a7713b1edbc 576 /* Peripheral declaration */
AnnaBridge 171:3a7713b1edbc 577 /******************************************************************************/
AnnaBridge 171:3a7713b1edbc 578 #define LPC_I2C ((LPC_I2C_TypeDef *) LPC_I2C_BASE )
AnnaBridge 171:3a7713b1edbc 579 #define LPC_WDT ((LPC_WDT_TypeDef *) LPC_WDT_BASE )
AnnaBridge 171:3a7713b1edbc 580 #define LPC_UART ((LPC_UART_TypeDef *) LPC_UART_BASE )
AnnaBridge 171:3a7713b1edbc 581 #define LPC_TMR16B0 ((LPC_TMR_TypeDef *) LPC_CT16B0_BASE)
AnnaBridge 171:3a7713b1edbc 582 #define LPC_TMR16B1 ((LPC_TMR_TypeDef *) LPC_CT16B1_BASE)
AnnaBridge 171:3a7713b1edbc 583 #define LPC_TMR32B0 ((LPC_TMR_TypeDef *) LPC_CT32B0_BASE)
AnnaBridge 171:3a7713b1edbc 584 #define LPC_TMR32B1 ((LPC_TMR_TypeDef *) LPC_CT32B1_BASE)
AnnaBridge 171:3a7713b1edbc 585 #define LPC_ADC ((LPC_ADC_TypeDef *) LPC_ADC_BASE )
AnnaBridge 171:3a7713b1edbc 586 #define LPC_PMU ((LPC_PMU_TypeDef *) LPC_PMU_BASE )
AnnaBridge 171:3a7713b1edbc 587 #define LPC_FLASHCTRL ((LPC_FLASHCTRL_Type *) LPC_FLASHCTRL_BASE)
AnnaBridge 171:3a7713b1edbc 588 #define LPC_SSP0 ((LPC_SSP_TypeDef *) LPC_SSP0_BASE )
AnnaBridge 171:3a7713b1edbc 589 #define LPC_SSP1 ((LPC_SSP_TypeDef *) LPC_SSP1_BASE )
AnnaBridge 171:3a7713b1edbc 590 #define LPC_CAN ((LPC_CAN_TypeDef *) LPC_CAN_BASE )
AnnaBridge 171:3a7713b1edbc 591 #define LPC_IOCON ((LPC_IOCON_TypeDef *) LPC_IOCON_BASE )
AnnaBridge 171:3a7713b1edbc 592 #define LPC_SYSCON ((LPC_SYSCON_TypeDef *) LPC_SYSCON_BASE)
AnnaBridge 171:3a7713b1edbc 593 #define LPC_GPIO0 ((LPC_GPIO_TypeDef *) LPC_GPIO0_BASE )
AnnaBridge 171:3a7713b1edbc 594 #define LPC_GPIO1 ((LPC_GPIO_TypeDef *) LPC_GPIO1_BASE )
AnnaBridge 171:3a7713b1edbc 595 #define LPC_GPIO2 ((LPC_GPIO_TypeDef *) LPC_GPIO2_BASE )
AnnaBridge 171:3a7713b1edbc 596 #define LPC_GPIO3 ((LPC_GPIO_TypeDef *) LPC_GPIO3_BASE )
AnnaBridge 171:3a7713b1edbc 597
AnnaBridge 171:3a7713b1edbc 598 #ifdef __cplusplus
AnnaBridge 171:3a7713b1edbc 599 }
AnnaBridge 171:3a7713b1edbc 600 #endif
AnnaBridge 171:3a7713b1edbc 601
AnnaBridge 171:3a7713b1edbc 602 #endif /* __LPC11xx_H__ */