mbed library sources. Supersedes mbed-src.

Dependents:   Nucleo_Hello_Encoder BLE_iBeaconScan AM1805_DEMO DISCO-F429ZI_ExportTemplate1 ... more

Committer:
<>
Date:
Fri Oct 28 11:17:30 2016 +0100
Revision:
149:156823d33999
Parent:
targets/cmsis/TARGET_STM/TARGET_STM32F0/TARGET_NUCLEO_F070RB/TOOLCHAIN_GCC_ARM/startup_stm32f070xb.S@144:ef7eb2e8f9f7
Child:
150:02e0a0aed4ec
This updates the lib to the mbed lib v128

NOTE: This release includes a restructuring of the file and directory locations and thus some
include paths in your code may need updating accordingly.

Who changed what in which revision?

UserRevisionLine numberNew contents of line
<> 144:ef7eb2e8f9f7 1 /**
<> 144:ef7eb2e8f9f7 2 ******************************************************************************
<> 144:ef7eb2e8f9f7 3 * @file startup_stm32f070xb.s
<> 144:ef7eb2e8f9f7 4 * @author MCD Application Team
<> 144:ef7eb2e8f9f7 5 * @version V2.2.0
<> 144:ef7eb2e8f9f7 6 * @date 05-December-2014
<> 144:ef7eb2e8f9f7 7 * @brief STM32F070xb/STM32F070x8 devices vector table for Atollic TrueSTUDIO toolchain.
<> 144:ef7eb2e8f9f7 8 * This module performs:
<> 144:ef7eb2e8f9f7 9 * - Set the initial SP
<> 144:ef7eb2e8f9f7 10 * - Set the initial PC == Reset_Handler,
<> 144:ef7eb2e8f9f7 11 * - Set the vector table entries with the exceptions ISR address
<> 144:ef7eb2e8f9f7 12 * - Branches to main in the C library (which eventually
<> 144:ef7eb2e8f9f7 13 * calls main()).
<> 144:ef7eb2e8f9f7 14 * After Reset the Cortex-M0 processor is in Thread mode,
<> 144:ef7eb2e8f9f7 15 * priority is Privileged, and the Stack is set to Main.
<> 144:ef7eb2e8f9f7 16 ******************************************************************************
<> 144:ef7eb2e8f9f7 17 *
<> 144:ef7eb2e8f9f7 18 * Redistribution and use in source and binary forms, with or without modification,
<> 144:ef7eb2e8f9f7 19 * are permitted provided that the following conditions are met:
<> 144:ef7eb2e8f9f7 20 * 1. Redistributions of source code must retain the above copyright notice,
<> 144:ef7eb2e8f9f7 21 * this list of conditions and the following disclaimer.
<> 144:ef7eb2e8f9f7 22 * 2. Redistributions in binary form must reproduce the above copyright notice,
<> 144:ef7eb2e8f9f7 23 * this list of conditions and the following disclaimer in the documentation
<> 144:ef7eb2e8f9f7 24 * and/or other materials provided with the distribution.
<> 144:ef7eb2e8f9f7 25 * 3. Neither the name of STMicroelectronics nor the names of its contributors
<> 144:ef7eb2e8f9f7 26 * may be used to endorse or promote products derived from this software
<> 144:ef7eb2e8f9f7 27 * without specific prior written permission.
<> 144:ef7eb2e8f9f7 28 *
<> 144:ef7eb2e8f9f7 29 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
<> 144:ef7eb2e8f9f7 30 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
<> 144:ef7eb2e8f9f7 31 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
<> 144:ef7eb2e8f9f7 32 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
<> 144:ef7eb2e8f9f7 33 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
<> 144:ef7eb2e8f9f7 34 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
<> 144:ef7eb2e8f9f7 35 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
<> 144:ef7eb2e8f9f7 36 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
<> 144:ef7eb2e8f9f7 37 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
<> 144:ef7eb2e8f9f7 38 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
<> 144:ef7eb2e8f9f7 39 *
<> 144:ef7eb2e8f9f7 40 ******************************************************************************
<> 144:ef7eb2e8f9f7 41 */
<> 144:ef7eb2e8f9f7 42
<> 144:ef7eb2e8f9f7 43 .syntax unified
<> 144:ef7eb2e8f9f7 44 .cpu cortex-m0
<> 144:ef7eb2e8f9f7 45 .fpu softvfp
<> 144:ef7eb2e8f9f7 46 .thumb
<> 144:ef7eb2e8f9f7 47
<> 144:ef7eb2e8f9f7 48 .global g_pfnVectors
<> 144:ef7eb2e8f9f7 49 .global Default_Handler
<> 144:ef7eb2e8f9f7 50
<> 144:ef7eb2e8f9f7 51 /* start address for the initialization values of the .data section.
<> 144:ef7eb2e8f9f7 52 defined in linker script */
<> 144:ef7eb2e8f9f7 53 .word _sidata
<> 144:ef7eb2e8f9f7 54 /* start address for the .data section. defined in linker script */
<> 144:ef7eb2e8f9f7 55 .word _sdata
<> 144:ef7eb2e8f9f7 56 /* end address for the .data section. defined in linker script */
<> 144:ef7eb2e8f9f7 57 .word _edata
<> 144:ef7eb2e8f9f7 58 /* start address for the .bss section. defined in linker script */
<> 144:ef7eb2e8f9f7 59 .word _sbss
<> 144:ef7eb2e8f9f7 60 /* end address for the .bss section. defined in linker script */
<> 144:ef7eb2e8f9f7 61 .word _ebss
<> 144:ef7eb2e8f9f7 62
<> 144:ef7eb2e8f9f7 63 .section .text.Reset_Handler
<> 144:ef7eb2e8f9f7 64 .weak Reset_Handler
<> 144:ef7eb2e8f9f7 65 .type Reset_Handler, %function
<> 144:ef7eb2e8f9f7 66 Reset_Handler:
<> 144:ef7eb2e8f9f7 67 ldr r0, =_estack
<> 144:ef7eb2e8f9f7 68 mov sp, r0 /* set stack pointer */
<> 144:ef7eb2e8f9f7 69
<> 144:ef7eb2e8f9f7 70 /* Copy the data segment initializers from flash to SRAM */
<> 144:ef7eb2e8f9f7 71 movs r1, #0
<> 144:ef7eb2e8f9f7 72 b LoopCopyDataInit
<> 144:ef7eb2e8f9f7 73
<> 144:ef7eb2e8f9f7 74 CopyDataInit:
<> 144:ef7eb2e8f9f7 75 ldr r3, =_sidata
<> 144:ef7eb2e8f9f7 76 ldr r3, [r3, r1]
<> 144:ef7eb2e8f9f7 77 str r3, [r0, r1]
<> 144:ef7eb2e8f9f7 78 adds r1, r1, #4
<> 144:ef7eb2e8f9f7 79
<> 144:ef7eb2e8f9f7 80 LoopCopyDataInit:
<> 144:ef7eb2e8f9f7 81 ldr r0, =_sdata
<> 144:ef7eb2e8f9f7 82 ldr r3, =_edata
<> 144:ef7eb2e8f9f7 83 adds r2, r0, r1
<> 144:ef7eb2e8f9f7 84 cmp r2, r3
<> 144:ef7eb2e8f9f7 85 bcc CopyDataInit
<> 144:ef7eb2e8f9f7 86 ldr r2, =_sbss
<> 144:ef7eb2e8f9f7 87 b LoopFillZerobss
<> 144:ef7eb2e8f9f7 88 /* Zero fill the bss segment. */
<> 144:ef7eb2e8f9f7 89 FillZerobss:
<> 144:ef7eb2e8f9f7 90 movs r3, #0
<> 144:ef7eb2e8f9f7 91 str r3, [r2]
<> 144:ef7eb2e8f9f7 92 adds r2, r2, #4
<> 144:ef7eb2e8f9f7 93
<> 144:ef7eb2e8f9f7 94
<> 144:ef7eb2e8f9f7 95 LoopFillZerobss:
<> 144:ef7eb2e8f9f7 96 ldr r3, = _ebss
<> 144:ef7eb2e8f9f7 97 cmp r2, r3
<> 144:ef7eb2e8f9f7 98 bcc FillZerobss
<> 144:ef7eb2e8f9f7 99
<> 144:ef7eb2e8f9f7 100 /* Call the clock system intitialization function.*/
<> 144:ef7eb2e8f9f7 101 bl SystemInit
<> 144:ef7eb2e8f9f7 102 /* Call static constructors */
<> 144:ef7eb2e8f9f7 103 bl __libc_init_array
<> 144:ef7eb2e8f9f7 104 /* Call the application's entry point.*/
<> 144:ef7eb2e8f9f7 105 // bl main
<> 144:ef7eb2e8f9f7 106 bl _start
<> 144:ef7eb2e8f9f7 107
<> 144:ef7eb2e8f9f7 108 LoopForever:
<> 144:ef7eb2e8f9f7 109 b LoopForever
<> 144:ef7eb2e8f9f7 110
<> 144:ef7eb2e8f9f7 111
<> 144:ef7eb2e8f9f7 112 .size Reset_Handler, .-Reset_Handler
<> 144:ef7eb2e8f9f7 113
<> 144:ef7eb2e8f9f7 114 /**
<> 144:ef7eb2e8f9f7 115 * @brief This is the code that gets called when the processor receives an
<> 144:ef7eb2e8f9f7 116 * unexpected interrupt. This simply enters an infinite loop, preserving
<> 144:ef7eb2e8f9f7 117 * the system state for examination by a debugger.
<> 144:ef7eb2e8f9f7 118 *
<> 144:ef7eb2e8f9f7 119 * @param None
<> 144:ef7eb2e8f9f7 120 * @retval : None
<> 144:ef7eb2e8f9f7 121 */
<> 144:ef7eb2e8f9f7 122 .section .text.Default_Handler,"ax",%progbits
<> 144:ef7eb2e8f9f7 123 Default_Handler:
<> 144:ef7eb2e8f9f7 124 Infinite_Loop:
<> 144:ef7eb2e8f9f7 125 b Infinite_Loop
<> 144:ef7eb2e8f9f7 126 .size Default_Handler, .-Default_Handler
<> 144:ef7eb2e8f9f7 127 /******************************************************************************
<> 144:ef7eb2e8f9f7 128 *
<> 144:ef7eb2e8f9f7 129 * The minimal vector table for a Cortex M0. Note that the proper constructs
<> 144:ef7eb2e8f9f7 130 * must be placed on this to ensure that it ends up at physical address
<> 144:ef7eb2e8f9f7 131 * 0x0000.0000.
<> 144:ef7eb2e8f9f7 132 *
<> 144:ef7eb2e8f9f7 133 ******************************************************************************/
<> 144:ef7eb2e8f9f7 134 .section .isr_vector,"a",%progbits
<> 144:ef7eb2e8f9f7 135 .type g_pfnVectors, %object
<> 144:ef7eb2e8f9f7 136 .size g_pfnVectors, .-g_pfnVectors
<> 144:ef7eb2e8f9f7 137
<> 144:ef7eb2e8f9f7 138
<> 144:ef7eb2e8f9f7 139 g_pfnVectors:
<> 144:ef7eb2e8f9f7 140 .word _estack
<> 144:ef7eb2e8f9f7 141 .word Reset_Handler
<> 144:ef7eb2e8f9f7 142 .word NMI_Handler
<> 144:ef7eb2e8f9f7 143 .word HardFault_Handler
<> 144:ef7eb2e8f9f7 144 .word 0
<> 144:ef7eb2e8f9f7 145 .word 0
<> 144:ef7eb2e8f9f7 146 .word 0
<> 144:ef7eb2e8f9f7 147 .word 0
<> 144:ef7eb2e8f9f7 148 .word 0
<> 144:ef7eb2e8f9f7 149 .word 0
<> 144:ef7eb2e8f9f7 150 .word 0
<> 144:ef7eb2e8f9f7 151 .word SVC_Handler
<> 144:ef7eb2e8f9f7 152 .word 0
<> 144:ef7eb2e8f9f7 153 .word 0
<> 144:ef7eb2e8f9f7 154 .word PendSV_Handler
<> 144:ef7eb2e8f9f7 155 .word SysTick_Handler
<> 144:ef7eb2e8f9f7 156 .word WWDG_IRQHandler /* Window WatchDog */
<> 144:ef7eb2e8f9f7 157 .word 0 /* Reserved */
<> 144:ef7eb2e8f9f7 158 .word RTC_IRQHandler /* RTC through the EXTI line */
<> 144:ef7eb2e8f9f7 159 .word FLASH_IRQHandler /* FLASH */
<> 144:ef7eb2e8f9f7 160 .word RCC_IRQHandler /* RCC */
<> 144:ef7eb2e8f9f7 161 .word EXTI0_1_IRQHandler /* EXTI Line 0 and 1 */
<> 144:ef7eb2e8f9f7 162 .word EXTI2_3_IRQHandler /* EXTI Line 2 and 3 */
<> 144:ef7eb2e8f9f7 163 .word EXTI4_15_IRQHandler /* EXTI Line 4 to 15 */
<> 144:ef7eb2e8f9f7 164 .word 0 /* Reserved */
<> 144:ef7eb2e8f9f7 165 .word DMA1_Channel1_IRQHandler /* DMA1 Channel 1 */
<> 144:ef7eb2e8f9f7 166 .word DMA1_Channel2_3_IRQHandler /* DMA1 Channel 2 and Channel 3 */
<> 144:ef7eb2e8f9f7 167 .word DMA1_Channel4_5_IRQHandler /* DMA1 Channel 4 and Channel 5 */
<> 144:ef7eb2e8f9f7 168 .word ADC1_IRQHandler /* ADC1 */
<> 144:ef7eb2e8f9f7 169 .word TIM1_BRK_UP_TRG_COM_IRQHandler /* TIM1 Break, Update, Trigger and Commutation */
<> 144:ef7eb2e8f9f7 170 .word TIM1_CC_IRQHandler /* TIM1 Capture Compare */
<> 144:ef7eb2e8f9f7 171 .word 0 /* Reserved */
<> 144:ef7eb2e8f9f7 172 .word TIM3_IRQHandler /* TIM3 */
<> 144:ef7eb2e8f9f7 173 .word TIM6_IRQHandler /* TIM6 */
<> 144:ef7eb2e8f9f7 174 .word TIM7_IRQHandler /* TIM7 */
<> 144:ef7eb2e8f9f7 175 .word TIM14_IRQHandler /* TIM14 */
<> 144:ef7eb2e8f9f7 176 .word TIM15_IRQHandler /* TIM15 */
<> 144:ef7eb2e8f9f7 177 .word TIM16_IRQHandler /* TIM16 */
<> 144:ef7eb2e8f9f7 178 .word TIM17_IRQHandler /* TIM17 */
<> 144:ef7eb2e8f9f7 179 .word I2C1_IRQHandler /* I2C1 */
<> 144:ef7eb2e8f9f7 180 .word I2C2_IRQHandler /* I2C2 */
<> 144:ef7eb2e8f9f7 181 .word SPI1_IRQHandler /* SPI1 */
<> 144:ef7eb2e8f9f7 182 .word SPI2_IRQHandler /* SPI2 */
<> 144:ef7eb2e8f9f7 183 .word USART1_IRQHandler /* USART1 */
<> 144:ef7eb2e8f9f7 184 .word USART2_IRQHandler /* USART2 */
<> 144:ef7eb2e8f9f7 185 .word USART3_4_IRQHandler /* USART3 and USART4 */
<> 144:ef7eb2e8f9f7 186 .word 0 /* Reserved */
<> 144:ef7eb2e8f9f7 187 .word USB_IRQHandler /* USB */
<> 144:ef7eb2e8f9f7 188
<> 144:ef7eb2e8f9f7 189 /*******************************************************************************
<> 144:ef7eb2e8f9f7 190 *
<> 144:ef7eb2e8f9f7 191 * Provide weak aliases for each Exception handler to the Default_Handler.
<> 144:ef7eb2e8f9f7 192 * As they are weak aliases, any function with the same name will override
<> 144:ef7eb2e8f9f7 193 * this definition.
<> 144:ef7eb2e8f9f7 194 *
<> 144:ef7eb2e8f9f7 195 *******************************************************************************/
<> 144:ef7eb2e8f9f7 196
<> 144:ef7eb2e8f9f7 197 .weak NMI_Handler
<> 144:ef7eb2e8f9f7 198 .thumb_set NMI_Handler,Default_Handler
<> 144:ef7eb2e8f9f7 199
<> 144:ef7eb2e8f9f7 200 .weak HardFault_Handler
<> 144:ef7eb2e8f9f7 201 .thumb_set HardFault_Handler,Default_Handler
<> 144:ef7eb2e8f9f7 202
<> 144:ef7eb2e8f9f7 203 .weak SVC_Handler
<> 144:ef7eb2e8f9f7 204 .thumb_set SVC_Handler,Default_Handler
<> 144:ef7eb2e8f9f7 205
<> 144:ef7eb2e8f9f7 206 .weak PendSV_Handler
<> 144:ef7eb2e8f9f7 207 .thumb_set PendSV_Handler,Default_Handler
<> 144:ef7eb2e8f9f7 208
<> 144:ef7eb2e8f9f7 209 .weak SysTick_Handler
<> 144:ef7eb2e8f9f7 210 .thumb_set SysTick_Handler,Default_Handler
<> 144:ef7eb2e8f9f7 211
<> 144:ef7eb2e8f9f7 212 .weak WWDG_IRQHandler
<> 144:ef7eb2e8f9f7 213 .thumb_set WWDG_IRQHandler,Default_Handler
<> 144:ef7eb2e8f9f7 214
<> 144:ef7eb2e8f9f7 215 .weak RTC_IRQHandler
<> 144:ef7eb2e8f9f7 216 .thumb_set RTC_IRQHandler,Default_Handler
<> 144:ef7eb2e8f9f7 217
<> 144:ef7eb2e8f9f7 218 .weak FLASH_IRQHandler
<> 144:ef7eb2e8f9f7 219 .thumb_set FLASH_IRQHandler,Default_Handler
<> 144:ef7eb2e8f9f7 220
<> 144:ef7eb2e8f9f7 221 .weak RCC_IRQHandler
<> 144:ef7eb2e8f9f7 222 .thumb_set RCC_IRQHandler,Default_Handler
<> 144:ef7eb2e8f9f7 223
<> 144:ef7eb2e8f9f7 224 .weak EXTI0_1_IRQHandler
<> 144:ef7eb2e8f9f7 225 .thumb_set EXTI0_1_IRQHandler,Default_Handler
<> 144:ef7eb2e8f9f7 226
<> 144:ef7eb2e8f9f7 227 .weak EXTI2_3_IRQHandler
<> 144:ef7eb2e8f9f7 228 .thumb_set EXTI2_3_IRQHandler,Default_Handler
<> 144:ef7eb2e8f9f7 229
<> 144:ef7eb2e8f9f7 230 .weak EXTI4_15_IRQHandler
<> 144:ef7eb2e8f9f7 231 .thumb_set EXTI4_15_IRQHandler,Default_Handler
<> 144:ef7eb2e8f9f7 232
<> 144:ef7eb2e8f9f7 233 .weak DMA1_Channel1_IRQHandler
<> 144:ef7eb2e8f9f7 234 .thumb_set DMA1_Channel1_IRQHandler,Default_Handler
<> 144:ef7eb2e8f9f7 235
<> 144:ef7eb2e8f9f7 236 .weak DMA1_Channel2_3_IRQHandler
<> 144:ef7eb2e8f9f7 237 .thumb_set DMA1_Channel2_3_IRQHandler,Default_Handler
<> 144:ef7eb2e8f9f7 238
<> 144:ef7eb2e8f9f7 239 .weak DMA1_Channel4_5_IRQHandler
<> 144:ef7eb2e8f9f7 240 .thumb_set DMA1_Channel4_5_IRQHandler,Default_Handler
<> 144:ef7eb2e8f9f7 241
<> 144:ef7eb2e8f9f7 242 .weak ADC1_IRQHandler
<> 144:ef7eb2e8f9f7 243 .thumb_set ADC1_IRQHandler,Default_Handler
<> 144:ef7eb2e8f9f7 244
<> 144:ef7eb2e8f9f7 245 .weak TIM1_BRK_UP_TRG_COM_IRQHandler
<> 144:ef7eb2e8f9f7 246 .thumb_set TIM1_BRK_UP_TRG_COM_IRQHandler,Default_Handler
<> 144:ef7eb2e8f9f7 247
<> 144:ef7eb2e8f9f7 248 .weak TIM1_CC_IRQHandler
<> 144:ef7eb2e8f9f7 249 .thumb_set TIM1_CC_IRQHandler,Default_Handler
<> 144:ef7eb2e8f9f7 250
<> 144:ef7eb2e8f9f7 251 .weak TIM3_IRQHandler
<> 144:ef7eb2e8f9f7 252 .thumb_set TIM3_IRQHandler,Default_Handler
<> 144:ef7eb2e8f9f7 253
<> 144:ef7eb2e8f9f7 254 .weak TIM6_IRQHandler
<> 144:ef7eb2e8f9f7 255 .thumb_set TIM6_IRQHandler,Default_Handler
<> 144:ef7eb2e8f9f7 256
<> 144:ef7eb2e8f9f7 257 .weak TIM7_IRQHandler
<> 144:ef7eb2e8f9f7 258 .thumb_set TIM7_IRQHandler,Default_Handler
<> 144:ef7eb2e8f9f7 259
<> 144:ef7eb2e8f9f7 260 .weak TIM14_IRQHandler
<> 144:ef7eb2e8f9f7 261 .thumb_set TIM14_IRQHandler,Default_Handler
<> 144:ef7eb2e8f9f7 262
<> 144:ef7eb2e8f9f7 263 .weak TIM15_IRQHandler
<> 144:ef7eb2e8f9f7 264 .thumb_set TIM15_IRQHandler,Default_Handler
<> 144:ef7eb2e8f9f7 265
<> 144:ef7eb2e8f9f7 266 .weak TIM16_IRQHandler
<> 144:ef7eb2e8f9f7 267 .thumb_set TIM16_IRQHandler,Default_Handler
<> 144:ef7eb2e8f9f7 268
<> 144:ef7eb2e8f9f7 269 .weak TIM17_IRQHandler
<> 144:ef7eb2e8f9f7 270 .thumb_set TIM17_IRQHandler,Default_Handler
<> 144:ef7eb2e8f9f7 271
<> 144:ef7eb2e8f9f7 272 .weak I2C1_IRQHandler
<> 144:ef7eb2e8f9f7 273 .thumb_set I2C1_IRQHandler,Default_Handler
<> 144:ef7eb2e8f9f7 274
<> 144:ef7eb2e8f9f7 275 .weak I2C2_IRQHandler
<> 144:ef7eb2e8f9f7 276 .thumb_set I2C2_IRQHandler,Default_Handler
<> 144:ef7eb2e8f9f7 277
<> 144:ef7eb2e8f9f7 278 .weak SPI1_IRQHandler
<> 144:ef7eb2e8f9f7 279 .thumb_set SPI1_IRQHandler,Default_Handler
<> 144:ef7eb2e8f9f7 280
<> 144:ef7eb2e8f9f7 281 .weak SPI2_IRQHandler
<> 144:ef7eb2e8f9f7 282 .thumb_set SPI2_IRQHandler,Default_Handler
<> 144:ef7eb2e8f9f7 283
<> 144:ef7eb2e8f9f7 284 .weak USART1_IRQHandler
<> 144:ef7eb2e8f9f7 285 .thumb_set USART1_IRQHandler,Default_Handler
<> 144:ef7eb2e8f9f7 286
<> 144:ef7eb2e8f9f7 287 .weak USART2_IRQHandler
<> 144:ef7eb2e8f9f7 288 .thumb_set USART2_IRQHandler,Default_Handler
<> 144:ef7eb2e8f9f7 289
<> 144:ef7eb2e8f9f7 290 .weak USART3_4_IRQHandler
<> 144:ef7eb2e8f9f7 291 .thumb_set USART3_4_IRQHandler,Default_Handler
<> 144:ef7eb2e8f9f7 292
<> 144:ef7eb2e8f9f7 293 .weak USB_IRQHandler
<> 144:ef7eb2e8f9f7 294 .thumb_set USB_IRQHandler,Default_Handler
<> 144:ef7eb2e8f9f7 295
<> 144:ef7eb2e8f9f7 296 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/
<> 144:ef7eb2e8f9f7 297