Fork of the official mbed C/C SDK provides the software platform and libraries to build your applications for RenBED.

Dependents:   1-RenBuggyTimed RenBED_RGB RenBED_RGB_PWM RenBED_RGB

Fork of mbed by mbed official

Committer:
Kojto
Date:
Tue Jun 09 14:29:26 2015 +0100
Revision:
101:7cff1c4259d7
Release 101 of the mbed library

Changes:
- new platform: APPNEARME_MICRONFCBOARD, MTS_DRAGONFLY_F411RE, MAX32600MBED, WIZwiki_W7500
- Silabs memory optimization in gpio, pwm fixes
- SPI - ssel documentation fixes and its use

Who changed what in which revision?

UserRevisionLine numberNew contents of line
Kojto 101:7cff1c4259d7 1 /*******************************************************************************
Kojto 101:7cff1c4259d7 2 * Copyright (C) 2015 Maxim Integrated Products, Inc., All Rights Reserved.
Kojto 101:7cff1c4259d7 3 *
Kojto 101:7cff1c4259d7 4 * Permission is hereby granted, free of charge, to any person obtaining a
Kojto 101:7cff1c4259d7 5 * copy of this software and associated documentation files (the "Software"),
Kojto 101:7cff1c4259d7 6 * to deal in the Software without restriction, including without limitation
Kojto 101:7cff1c4259d7 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
Kojto 101:7cff1c4259d7 8 * and/or sell copies of the Software, and to permit persons to whom the
Kojto 101:7cff1c4259d7 9 * Software is furnished to do so, subject to the following conditions:
Kojto 101:7cff1c4259d7 10 *
Kojto 101:7cff1c4259d7 11 * The above copyright notice and this permission notice shall be included
Kojto 101:7cff1c4259d7 12 * in all copies or substantial portions of the Software.
Kojto 101:7cff1c4259d7 13 *
Kojto 101:7cff1c4259d7 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
Kojto 101:7cff1c4259d7 15 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
Kojto 101:7cff1c4259d7 16 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
Kojto 101:7cff1c4259d7 17 * IN NO EVENT SHALL MAXIM INTEGRATED BE LIABLE FOR ANY CLAIM, DAMAGES
Kojto 101:7cff1c4259d7 18 * OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
Kojto 101:7cff1c4259d7 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
Kojto 101:7cff1c4259d7 20 * OTHER DEALINGS IN THE SOFTWARE.
Kojto 101:7cff1c4259d7 21 *
Kojto 101:7cff1c4259d7 22 * Except as contained in this notice, the name of Maxim Integrated
Kojto 101:7cff1c4259d7 23 * Products, Inc. shall not be used except as stated in the Maxim Integrated
Kojto 101:7cff1c4259d7 24 * Products, Inc. Branding Policy.
Kojto 101:7cff1c4259d7 25 *
Kojto 101:7cff1c4259d7 26 * The mere transfer of this software does not imply any licenses
Kojto 101:7cff1c4259d7 27 * of trade secrets, proprietary technology, copyrights, patents,
Kojto 101:7cff1c4259d7 28 * trademarks, maskwork rights, or any other form of intellectual
Kojto 101:7cff1c4259d7 29 * property whatsoever. Maxim Integrated Products, Inc. retains all
Kojto 101:7cff1c4259d7 30 * ownership rights.
Kojto 101:7cff1c4259d7 31 *******************************************************************************
Kojto 101:7cff1c4259d7 32 */
Kojto 101:7cff1c4259d7 33
Kojto 101:7cff1c4259d7 34 #ifndef _MAX32600_H_
Kojto 101:7cff1c4259d7 35 #define _MAX32600_H_
Kojto 101:7cff1c4259d7 36
Kojto 101:7cff1c4259d7 37 #include <stdint.h>
Kojto 101:7cff1c4259d7 38
Kojto 101:7cff1c4259d7 39 typedef enum IRQn_Type {
Kojto 101:7cff1c4259d7 40 NonMaskableInt_IRQn = -14,
Kojto 101:7cff1c4259d7 41 HardFault_IRQn = -13,
Kojto 101:7cff1c4259d7 42 MemoryManagement_IRQn = -12,
Kojto 101:7cff1c4259d7 43 BusFault_IRQn = -11,
Kojto 101:7cff1c4259d7 44 UsageFault_IRQn = -10,
Kojto 101:7cff1c4259d7 45 SVCall_IRQn = -5,
Kojto 101:7cff1c4259d7 46 DebugMonitor_IRQn = -4,
Kojto 101:7cff1c4259d7 47 PendSV_IRQn = -2,
Kojto 101:7cff1c4259d7 48 SysTick_IRQn = -1,
Kojto 101:7cff1c4259d7 49
Kojto 101:7cff1c4259d7 50 /* Externals interrupts */
Kojto 101:7cff1c4259d7 51 UART0_IRQn = 0, /* 16:01 UART0 */
Kojto 101:7cff1c4259d7 52 UART1_IRQn, /* 17: 2 UART1 */
Kojto 101:7cff1c4259d7 53 I2CM0_IRQn, /* 18: 3 I2C Master 0 */
Kojto 101:7cff1c4259d7 54 I2CS_IRQn, /* 19: 4 I2C Slave */
Kojto 101:7cff1c4259d7 55 USB_IRQn, /* 20: 5 USB */
Kojto 101:7cff1c4259d7 56 PMU_IRQn, /* 21: 6 DMA */
Kojto 101:7cff1c4259d7 57 AFE_IRQn, /* 22: 7 AFE */
Kojto 101:7cff1c4259d7 58 MAA_IRQn, /* 23: 8 MAA */
Kojto 101:7cff1c4259d7 59 AES_IRQn, /* 24: 9 AES */
Kojto 101:7cff1c4259d7 60 SPI0_IRQn, /* 25:10 SPI0 */
Kojto 101:7cff1c4259d7 61 SPI1_IRQn, /* 26:11 SPI1 */
Kojto 101:7cff1c4259d7 62 SPI2_IRQn, /* 27:12 SPI2 */
Kojto 101:7cff1c4259d7 63 TMR0_IRQn, /* 28:13 Timer32-0 */
Kojto 101:7cff1c4259d7 64 TMR1_IRQn, /* 29:14 Timer32-1 */
Kojto 101:7cff1c4259d7 65 TMR2_IRQn, /* 30:15 Timer32-1 */
Kojto 101:7cff1c4259d7 66 TMR3_IRQn, /* 31:16 Timer32-2 */
Kojto 101:7cff1c4259d7 67 RSVD0_IRQn, /* 32:17 RSVD */
Kojto 101:7cff1c4259d7 68 RSVD1_IRQn, /* 33:18 RSVD */
Kojto 101:7cff1c4259d7 69 DAC0_IRQn, /* 34:19 DAC0 (12-bit DAC) */
Kojto 101:7cff1c4259d7 70 DAC1_IRQn, /* 35:20 DAC1 (12-bit DAC) */
Kojto 101:7cff1c4259d7 71 DAC2_IRQn, /* 36:21 DAC2 (8-bit DAC) */
Kojto 101:7cff1c4259d7 72 DAC3_IRQn, /* 37:22 DAC3 (8-bit DAC) */
Kojto 101:7cff1c4259d7 73 ADC_IRQn, /* 38:23 ADC */
Kojto 101:7cff1c4259d7 74 FLC_IRQn, /* 39:24 Flash Controller */
Kojto 101:7cff1c4259d7 75 PWRMAN_IRQn, /* 40:25 PWRMAN */
Kojto 101:7cff1c4259d7 76 CLKMAN_IRQn, /* 41:26 CLKMAN */
Kojto 101:7cff1c4259d7 77 RTC0_IRQn, /* 42:27 RTC INT0 */
Kojto 101:7cff1c4259d7 78 RTC1_IRQn, /* 43:28 RTC INT1 */
Kojto 101:7cff1c4259d7 79 RTC2_IRQn, /* 44:29 RTC INT2 */
Kojto 101:7cff1c4259d7 80 RTC3_IRQn, /* 45:30 RTC INT3 */
Kojto 101:7cff1c4259d7 81 WDT0_IRQn, /* 46:31 WATCHDOG0 */
Kojto 101:7cff1c4259d7 82 WDT0_P_IRQn, /* 47:32 WATCHDOG0 PRE-WINDOW */
Kojto 101:7cff1c4259d7 83 WDT1_IRQn, /* 48:33 WATCHDOG1 */
Kojto 101:7cff1c4259d7 84 WDT1_P_IRQn, /* 49:34 WATCHDOG1 PRE-WINDOW */
Kojto 101:7cff1c4259d7 85 GPIO_P0_IRQn, /* 50:35 GPIO Port 0 */
Kojto 101:7cff1c4259d7 86 GPIO_P1_IRQn, /* 51:36 GPIO Port 1 */
Kojto 101:7cff1c4259d7 87 GPIO_P2_IRQn, /* 52:37 GPIO Port 2 */
Kojto 101:7cff1c4259d7 88 GPIO_P3_IRQn, /* 53:38 GPIO Port 3 */
Kojto 101:7cff1c4259d7 89 GPIO_P4_IRQn, /* 54:39 GPIO Port 4 */
Kojto 101:7cff1c4259d7 90 GPIO_P5_IRQn, /* 55:40 GPIO Port 5 */
Kojto 101:7cff1c4259d7 91 GPIO_P6_IRQn, /* 56:41 GPIO Port 6 */
Kojto 101:7cff1c4259d7 92 GPIO_P7_IRQn, /* 57:42 GPIO Port 7 */
Kojto 101:7cff1c4259d7 93 TMR16_0_IRQn, /* 58:43 Timer16-s0 */
Kojto 101:7cff1c4259d7 94 TMR16_1_IRQn, /* 59:44 Timer16-s1 */
Kojto 101:7cff1c4259d7 95 TMR16_2_IRQn, /* 60:45 Timer16-s2 */
Kojto 101:7cff1c4259d7 96 TMR16_3_IRQn, /* 61:46 Timer16-s3 */
Kojto 101:7cff1c4259d7 97 I2CM1_IRQn, /* 62:47 I2C Master 1 */
Kojto 101:7cff1c4259d7 98 MXC_IRQ_EXT_COUNT,
Kojto 101:7cff1c4259d7 99 } IRQn_Type;
Kojto 101:7cff1c4259d7 100
Kojto 101:7cff1c4259d7 101 #define MXC_IRQ_COUNT (MXC_IRQ_EXT_COUNT + 16)
Kojto 101:7cff1c4259d7 102
Kojto 101:7cff1c4259d7 103 /* ================================================================================ */
Kojto 101:7cff1c4259d7 104 /* ================ Processor and Core Peripheral Section ================ */
Kojto 101:7cff1c4259d7 105 /* ================================================================================ */
Kojto 101:7cff1c4259d7 106
Kojto 101:7cff1c4259d7 107 #define __NVIC_PRIO_BITS 3 /*!< Number of Bits used for Priority Levels */
Kojto 101:7cff1c4259d7 108
Kojto 101:7cff1c4259d7 109 #include <core_cm3.h> /* Processor and core peripherals */
Kojto 101:7cff1c4259d7 110 #include "system_max32600.h" /* System Header */
Kojto 101:7cff1c4259d7 111
Kojto 101:7cff1c4259d7 112 /* ================================================================================ */
Kojto 101:7cff1c4259d7 113 /* ================== Device Specific Memory Section ================== */
Kojto 101:7cff1c4259d7 114 /* ================================================================================ */
Kojto 101:7cff1c4259d7 115
Kojto 101:7cff1c4259d7 116 #define MXC_FLASH_MEM_BASE 0x00000000UL
Kojto 101:7cff1c4259d7 117 #define MXC_FLASH_PAGE_SIZE 0x1000 // 256 x 128b = 4KB
Kojto 101:7cff1c4259d7 118 #define MXC_FLASH_MEM_SIZE 0x00040000UL
Kojto 101:7cff1c4259d7 119 #define MXC_SYS_MEM_BASE 0x20000000UL
Kojto 101:7cff1c4259d7 120
Kojto 101:7cff1c4259d7 121 /* ================================================================================ */
Kojto 101:7cff1c4259d7 122 /* ================ Device Specific Peripheral Section ================ */
Kojto 101:7cff1c4259d7 123 /* ================================================================================ */
Kojto 101:7cff1c4259d7 124
Kojto 101:7cff1c4259d7 125 /*******************************************************************************/
Kojto 101:7cff1c4259d7 126 /* General Purpose I/O Ports (GPIO) */
Kojto 101:7cff1c4259d7 127
Kojto 101:7cff1c4259d7 128 #define MXC_BASE_GPIO ((uint32_t)0x40000000UL)
Kojto 101:7cff1c4259d7 129 #define MXC_GPIO ((mxc_gpio_regs_t *)MXC_BASE_GPIO)
Kojto 101:7cff1c4259d7 130 #define MXC_BASE_GPIO_BITBAND ((uint32_t)0x42000000UL)
Kojto 101:7cff1c4259d7 131
Kojto 101:7cff1c4259d7 132 #define MXC_GPIO_GET_IRQ(i) (((unsigned int)i) + GPIO_P0_IRQn)
Kojto 101:7cff1c4259d7 133
Kojto 101:7cff1c4259d7 134
Kojto 101:7cff1c4259d7 135 /*******************************************************************************/
Kojto 101:7cff1c4259d7 136 /* Pulse Train Generation */
Kojto 101:7cff1c4259d7 137
Kojto 101:7cff1c4259d7 138 #define MXC_CFG_PT_INSTANCES (13)
Kojto 101:7cff1c4259d7 139
Kojto 101:7cff1c4259d7 140 #define MXC_BASE_PTG ((uint32_t)0x40001000UL)
Kojto 101:7cff1c4259d7 141 #define MXC_PTG ((mxc_ptg_regs_t *)MXC_BASE_PTG)
Kojto 101:7cff1c4259d7 142 #define MXC_BASE_PT ((uint32_t)0x40001008UL)
Kojto 101:7cff1c4259d7 143 #define MXC_PT ((mxc_pt_regs_t *)MXC_BASE_PT)
Kojto 101:7cff1c4259d7 144 #define MXC_BASE_PT0 ((uint32_t)0x40001008UL)
Kojto 101:7cff1c4259d7 145 #define MXC_PT0 ((mxc_pt_regs_t *)MXC_BASE_PT0)
Kojto 101:7cff1c4259d7 146 #define MXC_BASE_PT1 ((uint32_t)0x40001010UL)
Kojto 101:7cff1c4259d7 147 #define MXC_PT1 ((mxc_pt_regs_t *)MXC_BASE_PT1)
Kojto 101:7cff1c4259d7 148 #define MXC_BASE_PT2 ((uint32_t)0x40001018UL)
Kojto 101:7cff1c4259d7 149 #define MXC_PT2 ((mxc_pt_regs_t *)MXC_BASE_PT2)
Kojto 101:7cff1c4259d7 150 #define MXC_BASE_PT3 ((uint32_t)0x40001020UL)
Kojto 101:7cff1c4259d7 151 #define MXC_PT3 ((mxc_pt_regs_t *)MXC_BASE_PT3)
Kojto 101:7cff1c4259d7 152 #define MXC_BASE_PT4 ((uint32_t)0x40001028UL)
Kojto 101:7cff1c4259d7 153 #define MXC_PT4 ((mxc_pt_regs_t *)MXC_BASE_PT4)
Kojto 101:7cff1c4259d7 154 #define MXC_BASE_PT5 ((uint32_t)0x40001030UL)
Kojto 101:7cff1c4259d7 155 #define MXC_PT5 ((mxc_pt_regs_t *)MXC_BASE_PT5)
Kojto 101:7cff1c4259d7 156 #define MXC_BASE_PT6 ((uint32_t)0x40001038UL)
Kojto 101:7cff1c4259d7 157 #define MXC_PT6 ((mxc_pt_regs_t *)MXC_BASE_PT6)
Kojto 101:7cff1c4259d7 158 #define MXC_BASE_PT7 ((uint32_t)0x40001040UL)
Kojto 101:7cff1c4259d7 159 #define MXC_PT7 ((mxc_pt_regs_t *)MXC_BASE_PT7)
Kojto 101:7cff1c4259d7 160 #define MXC_BASE_PT8 ((uint32_t)0x40001048UL)
Kojto 101:7cff1c4259d7 161 #define MXC_PT8 ((mxc_pt_regs_t *)MXC_BASE_PT8)
Kojto 101:7cff1c4259d7 162 #define MXC_BASE_PT9 ((uint32_t)0x40001050UL)
Kojto 101:7cff1c4259d7 163 #define MXC_PT9 ((mxc_pt_regs_t *)MXC_BASE_PT9)
Kojto 101:7cff1c4259d7 164 #define MXC_BASE_PT10 ((uint32_t)0x40001058UL)
Kojto 101:7cff1c4259d7 165 #define MXC_PT10 ((mxc_pt_regs_t *)MXC_BASE_PT10)
Kojto 101:7cff1c4259d7 166 #define MXC_BASE_PT11 ((uint32_t)0x40001060UL)
Kojto 101:7cff1c4259d7 167 #define MXC_PT11 ((mxc_pt_regs_t *)MXC_BASE_PT11)
Kojto 101:7cff1c4259d7 168
Kojto 101:7cff1c4259d7 169 /* PT12, PT13, PT14 are not used */
Kojto 101:7cff1c4259d7 170
Kojto 101:7cff1c4259d7 171 /*******************************************************************************/
Kojto 101:7cff1c4259d7 172 /* CRC-16/CRC-32 Engine */
Kojto 101:7cff1c4259d7 173
Kojto 101:7cff1c4259d7 174 #define MXC_BASE_CRC ((uint32_t)0x40010000UL)
Kojto 101:7cff1c4259d7 175 #define MXC_CRC_REGS ((mxc_crc_regs_t *)MXC_BASE_CRC)
Kojto 101:7cff1c4259d7 176
Kojto 101:7cff1c4259d7 177 #define MXC_BASE_CRC_DATA ((uint32_t)0x4010B000UL)
Kojto 101:7cff1c4259d7 178 #define MXC_CRC_DATA ((mxc_crc_data_regs_t *)MXC_BASE_CRC_DATA)
Kojto 101:7cff1c4259d7 179
Kojto 101:7cff1c4259d7 180 /*******************************************************************************/
Kojto 101:7cff1c4259d7 181 /* Trust Protection Unit (TPU) */
Kojto 101:7cff1c4259d7 182
Kojto 101:7cff1c4259d7 183 #define MXC_BASE_TPU ((uint32_t)0x40011000UL)
Kojto 101:7cff1c4259d7 184 #define MXC_TPU ((mxc_tpu_regs_t *)MXC_BASE_TPU)
Kojto 101:7cff1c4259d7 185
Kojto 101:7cff1c4259d7 186 #define MXC_BASE_TPU_TSR ((uint32_t)0x40011C00UL)
Kojto 101:7cff1c4259d7 187 #define MXC_TPU_TSR ((mxc_tpu_tsr_regs_t *)MXC_BASE_TPU_TSR)
Kojto 101:7cff1c4259d7 188
Kojto 101:7cff1c4259d7 189 /*******************************************************************************/
Kojto 101:7cff1c4259d7 190 /* AES Cryptographic Engine */
Kojto 101:7cff1c4259d7 191
Kojto 101:7cff1c4259d7 192 #define MXC_BASE_AES ((uint32_t)0x40011400UL)
Kojto 101:7cff1c4259d7 193 #define MXC_AES ((mxc_aes_regs_t *)MXC_BASE_AES)
Kojto 101:7cff1c4259d7 194
Kojto 101:7cff1c4259d7 195 #define MXC_BASE_AES_MEM ((uint32_t)0x4010A000UL)
Kojto 101:7cff1c4259d7 196 #define MXC_AES_MEM ((mxc_aes_mem_regs_t *)MXC_BASE_AES_MEM)
Kojto 101:7cff1c4259d7 197
Kojto 101:7cff1c4259d7 198
Kojto 101:7cff1c4259d7 199 /*******************************************************************************/
Kojto 101:7cff1c4259d7 200 /* MAA Cryptographic Engine */
Kojto 101:7cff1c4259d7 201
Kojto 101:7cff1c4259d7 202 #define MXC_BASE_MAA ((uint32_t)0x40011800UL)
Kojto 101:7cff1c4259d7 203 #define MXC_MAA ((mxc_maa_regs_t *)MXC_BASE_MAA)
Kojto 101:7cff1c4259d7 204
Kojto 101:7cff1c4259d7 205 #define MXC_BASE_MAA_MEM ((uint32_t)0x4010A800UL)
Kojto 101:7cff1c4259d7 206 #define MXC_MAA_MEM ((mxc_maa_mem_regs_t *)MXC_BASE_MAA_MEM)
Kojto 101:7cff1c4259d7 207
Kojto 101:7cff1c4259d7 208 /*******************************************************************************/
Kojto 101:7cff1c4259d7 209 /* 32-Bit PWM Timer/Counter */
Kojto 101:7cff1c4259d7 210
Kojto 101:7cff1c4259d7 211 #define MXC_CFG_TMR_INSTANCES (4)
Kojto 101:7cff1c4259d7 212
Kojto 101:7cff1c4259d7 213 #define MXC_BASE_TMR0 ((uint32_t)0x40012000UL)
Kojto 101:7cff1c4259d7 214 #define MXC_BASE_TMR0_BITBAND ((uint32_t)0x42240000UL)
Kojto 101:7cff1c4259d7 215 #define MXC_TMR0 ((mxc_tmr_regs_t *) MXC_BASE_TMR0)
Kojto 101:7cff1c4259d7 216
Kojto 101:7cff1c4259d7 217 #define MXC_BASE_TMR1 ((uint32_t)0x40013000UL)
Kojto 101:7cff1c4259d7 218 #define MXC_BASE_TMR1_BITBAND ((uint32_t)0x42260000UL)
Kojto 101:7cff1c4259d7 219 #define MXC_TMR1 ((mxc_tmr_regs_t *) MXC_BASE_TMR1)
Kojto 101:7cff1c4259d7 220
Kojto 101:7cff1c4259d7 221 #define MXC_BASE_TMR2 ((uint32_t)0x40014000UL)
Kojto 101:7cff1c4259d7 222 #define MXC_BASE_TMR2_BITBAND ((uint32_t)0x42280000UL)
Kojto 101:7cff1c4259d7 223 #define MXC_TMR2 ((mxc_tmr_regs_t *) MXC_BASE_TMR2)
Kojto 101:7cff1c4259d7 224
Kojto 101:7cff1c4259d7 225 #define MXC_BASE_TMR3 ((uint32_t)0x40015000UL)
Kojto 101:7cff1c4259d7 226 #define MXC_BASE_TMR3_BITBAND ((uint32_t)0x422A0000UL)
Kojto 101:7cff1c4259d7 227 #define MXC_TMR3 ((mxc_tmr_regs_t *) MXC_BASE_TMR3)
Kojto 101:7cff1c4259d7 228
Kojto 101:7cff1c4259d7 229
Kojto 101:7cff1c4259d7 230 #define MXC_TMR_GET_IRQ_32(i) ((i) == 0 ? TMR0_IRQn : \
Kojto 101:7cff1c4259d7 231 (i) == 1 ? TMR1_IRQn : \
Kojto 101:7cff1c4259d7 232 (i) == 2 ? TMR2_IRQn : \
Kojto 101:7cff1c4259d7 233 (i) == 3 ? TMR3_IRQn : 0)
Kojto 101:7cff1c4259d7 234
Kojto 101:7cff1c4259d7 235 #define MXC_TMR_GET_IRQ_16(i) ((i) == 0 ? TMR0_IRQn : \
Kojto 101:7cff1c4259d7 236 (i) == 1 ? TMR1_IRQn : \
Kojto 101:7cff1c4259d7 237 (i) == 2 ? TMR2_IRQn : \
Kojto 101:7cff1c4259d7 238 (i) == 3 ? TMR3_IRQn : \
Kojto 101:7cff1c4259d7 239 (i) == 4 ? TMR16_0_IRQn : \
Kojto 101:7cff1c4259d7 240 (i) == 5 ? TMR16_1_IRQn : \
Kojto 101:7cff1c4259d7 241 (i) == 6 ? TMR16_2_IRQn : \
Kojto 101:7cff1c4259d7 242 (i) == 7 ? TMR16_3_IRQn : 0)
Kojto 101:7cff1c4259d7 243
Kojto 101:7cff1c4259d7 244 #define MXC_TMR_GET_BASE(i) ((i) == 0 ? MXC_BASE_TMR0 : \
Kojto 101:7cff1c4259d7 245 (i) == 1 ? MXC_BASE_TMR1 : \
Kojto 101:7cff1c4259d7 246 (i) == 2 ? MXC_BASE_TMR2 : \
Kojto 101:7cff1c4259d7 247 (i) == 3 ? MXC_BASE_TMR3 : 0)
Kojto 101:7cff1c4259d7 248
Kojto 101:7cff1c4259d7 249 #define MXC_TMR_GET_TMR(i) ((i) == 0 ? MXC_TMR0 : \
Kojto 101:7cff1c4259d7 250 (i) == 1 ? MXC_TMR1 : \
Kojto 101:7cff1c4259d7 251 (i) == 2 ? MXC_TMR2 : \
Kojto 101:7cff1c4259d7 252 (i) == 3 ? MXC_TMR3 : 0)
Kojto 101:7cff1c4259d7 253 /*******************************************************************************/
Kojto 101:7cff1c4259d7 254 /* Watchdog Timer */
Kojto 101:7cff1c4259d7 255
Kojto 101:7cff1c4259d7 256 #define MXC_CFG_WDT_INSTANCES (2)
Kojto 101:7cff1c4259d7 257
Kojto 101:7cff1c4259d7 258 #define MXC_BASE_WDT0 ((uint32_t)0x40021000UL)
Kojto 101:7cff1c4259d7 259 #define MXC_BASE_WDT0_BITBAND ((uint32_t)0x42420000UL)
Kojto 101:7cff1c4259d7 260 #define MXC_WDT0 ((mxc_wdt_regs_t *)MXC_BASE_WDT0)
Kojto 101:7cff1c4259d7 261
Kojto 101:7cff1c4259d7 262 #define MXC_BASE_WDT1 ((uint32_t)0x40022000UL)
Kojto 101:7cff1c4259d7 263 #define MXC_BASE_WDT1_BITBAND ((uint32_t)0x42440000UL)
Kojto 101:7cff1c4259d7 264 #define MXC_WDT1 ((mxc_wdt_regs_t *)MXC_BASE_WDT1)
Kojto 101:7cff1c4259d7 265
Kojto 101:7cff1c4259d7 266 #define MXC_WDT_GET_IRQ(i) ((i) == 0 ? WDT0_IRQn : \
Kojto 101:7cff1c4259d7 267 (i) == 1 ? WDT1_IRQn : 0)
Kojto 101:7cff1c4259d7 268
Kojto 101:7cff1c4259d7 269 #define MXC_WDT_GET_IRQ_P(i) ((i) == 0 ? WDT0_P_IRQn : \
Kojto 101:7cff1c4259d7 270 (i) == 1 ? WDT1_P_IRQn : 0)
Kojto 101:7cff1c4259d7 271
Kojto 101:7cff1c4259d7 272 #define MXC_WDT_GET_BASE(i) ((i) == 0 ? MXC_BASE_WDT0 : \
Kojto 101:7cff1c4259d7 273 (i) == 1 ? MXC_BASE_WDT1 : 0)
Kojto 101:7cff1c4259d7 274
Kojto 101:7cff1c4259d7 275 #define MXC_WDT_GET_WDT(i) ((i) == 0 ? MXC_WDT0 : \
Kojto 101:7cff1c4259d7 276 (i) == 1 ? MXC_WDT1 : 0)
Kojto 101:7cff1c4259d7 277
Kojto 101:7cff1c4259d7 278 /*******************************************************************************/
Kojto 101:7cff1c4259d7 279 /* SPI Interface */
Kojto 101:7cff1c4259d7 280
Kojto 101:7cff1c4259d7 281 #define MXC_CFG_SPI_INSTANCES (3)
Kojto 101:7cff1c4259d7 282 #define MXC_CFG_SPI_FIFO_DEPTH (16)
Kojto 101:7cff1c4259d7 283
Kojto 101:7cff1c4259d7 284 #define MXC_BASE_SPI0 ((uint32_t)0x40030000UL)
Kojto 101:7cff1c4259d7 285 #define MXC_SPI0 ((mxc_spi_regs_t *)MXC_BASE_SPI0)
Kojto 101:7cff1c4259d7 286
Kojto 101:7cff1c4259d7 287 #define MXC_BASE_SPI0_TXFIFO ((uint32_t)0x40100000UL)
Kojto 101:7cff1c4259d7 288 #define MXC_SPI0_TXFIFO ((mxc_spi_txfifo_regs_t *)MXC_BASE_SPI0_TXFIFO)
Kojto 101:7cff1c4259d7 289 #define MXC_BASE_SPI0_RXFIFO ((uint32_t)0x40100800UL)
Kojto 101:7cff1c4259d7 290 #define MXC_SPI0_RXFIFO ((mxc_spi_rxfifo_regs_t *)MXC_BASE_SPI0_RXFIFO)
Kojto 101:7cff1c4259d7 291
Kojto 101:7cff1c4259d7 292 #define MXC_BASE_SPI1 ((uint32_t)0x40031000UL)
Kojto 101:7cff1c4259d7 293 #define MXC_SPI1 ((mxc_spi_regs_t *)MXC_BASE_SPI1)
Kojto 101:7cff1c4259d7 294
Kojto 101:7cff1c4259d7 295 #define MXC_BASE_SPI1_TXFIFO ((uint32_t)0x40101000UL)
Kojto 101:7cff1c4259d7 296 #define MXC_SPI1_TXFIFO ((mxc_spi_txfifo_regs_t *)MXC_BASE_SPI1_TXFIFO)
Kojto 101:7cff1c4259d7 297 #define MXC_BASE_SPI1_RXFIFO ((uint32_t)0x40101800UL)
Kojto 101:7cff1c4259d7 298 #define MXC_SPI1_RXFIFO ((mxc_spi_rxfifo_regs_t *)MXC_BASE_SPI1_RXFIFO)
Kojto 101:7cff1c4259d7 299
Kojto 101:7cff1c4259d7 300 #define MXC_BASE_SPI2 ((uint32_t)0x40032000UL)
Kojto 101:7cff1c4259d7 301 #define MXC_SPI2 ((mxc_spi_regs_t *)MXC_BASE_SPI2)
Kojto 101:7cff1c4259d7 302
Kojto 101:7cff1c4259d7 303 #define MXC_BASE_SPI2_TXFIFO ((uint32_t)0x40102000UL)
Kojto 101:7cff1c4259d7 304 #define MXC_SPI2_TXFIFO ((mxc_spi_txfifo_regs_t *)MXC_BASE_SPI2_TXFIFO)
Kojto 101:7cff1c4259d7 305 #define MXC_BASE_SPI2_RXFIFO ((uint32_t)0x40102800UL)
Kojto 101:7cff1c4259d7 306 #define MXC_SPI2_RXFIFO ((mxc_spi_rxfifo_regs_t *)MXC_BASE_SPI2_RXFIFO)
Kojto 101:7cff1c4259d7 307
Kojto 101:7cff1c4259d7 308
Kojto 101:7cff1c4259d7 309 #define MXC_SPI_GET_IRQ(i) ((i) == 0 ? SPI0_IRQn : \
Kojto 101:7cff1c4259d7 310 (i) == 1 ? SPI1_IRQn : \
Kojto 101:7cff1c4259d7 311 (i) == 2 ? SPI2_IRQn : 0)
Kojto 101:7cff1c4259d7 312
Kojto 101:7cff1c4259d7 313 #define MXC_SPI_GET_BASE(i) ((i) == 0 ? MXC_BASE_SPI0 : \
Kojto 101:7cff1c4259d7 314 (i) == 1 ? MXC_BASE_SPI1 : \
Kojto 101:7cff1c4259d7 315 (i) == 2 ? MXC_BASE_SPI2 : 0)
Kojto 101:7cff1c4259d7 316
Kojto 101:7cff1c4259d7 317 #define MXC_SPI_GET_SPI(i) ((i) == 0 ? MXC_SPI0 : \
Kojto 101:7cff1c4259d7 318 (i) == 1 ? MXC_SPI1 : \
Kojto 101:7cff1c4259d7 319 (i) == 2 ? MXC_SPI2 : 0)
Kojto 101:7cff1c4259d7 320
Kojto 101:7cff1c4259d7 321 #define MXC_SPI_GET_RXFIFO(i) ((i) == 0 ? MXC_SPI0_RXFIFO : \
Kojto 101:7cff1c4259d7 322 (i) == 1 ? MXC_SPI1_RXFIFO : \
Kojto 101:7cff1c4259d7 323 (i) == 2 ? MXC_SPI2_RXFIFO : 0)
Kojto 101:7cff1c4259d7 324
Kojto 101:7cff1c4259d7 325 #define MXC_SPI_GET_TXFIFO(i) ((i) == 0 ? MXC_SPI0_TXFIFO : \
Kojto 101:7cff1c4259d7 326 (i) == 1 ? MXC_SPI1_TXFIFO : \
Kojto 101:7cff1c4259d7 327 (i) == 2 ? MXC_SPI2_TXFIFO : 0)
Kojto 101:7cff1c4259d7 328
Kojto 101:7cff1c4259d7 329 #define MXC_SPI_INSTANCE_TO_BASE(instance) (((uint32_t)(instance) << 12) + MXC_BASE_SPI0)
Kojto 101:7cff1c4259d7 330 #define MXC_SPI_BASE_TO_INSTANCE(base) (((uint32_t)(base) & 0x00003000) >> 12)
Kojto 101:7cff1c4259d7 331
Kojto 101:7cff1c4259d7 332
Kojto 101:7cff1c4259d7 333 /*******************************************************************************/
Kojto 101:7cff1c4259d7 334 /* UART Interface */
Kojto 101:7cff1c4259d7 335
Kojto 101:7cff1c4259d7 336 #define MXC_CFG_UART_INSTANCES (2)
Kojto 101:7cff1c4259d7 337
Kojto 101:7cff1c4259d7 338 #define MXC_BASE_UART0 ((uint32_t)0x40038000UL)
Kojto 101:7cff1c4259d7 339 #define MXC_BASE_UART0_BITBAND ((uint32_t)0x42700000UL)
Kojto 101:7cff1c4259d7 340 #define MXC_UART0 ((mxc_uart_regs_t *)MXC_BASE_UART0)
Kojto 101:7cff1c4259d7 341
Kojto 101:7cff1c4259d7 342 #define MXC_BASE_UART1 ((uint32_t)0x40039000UL)
Kojto 101:7cff1c4259d7 343 #define MXC_BASE_UART1_BITBAND ((uint32_t)0x42720000UL)
Kojto 101:7cff1c4259d7 344 #define MXC_UART1 ((mxc_uart_regs_t *)MXC_BASE_UART1)
Kojto 101:7cff1c4259d7 345
Kojto 101:7cff1c4259d7 346
Kojto 101:7cff1c4259d7 347 #define MXC_UART_GET_IRQ(i) ((i) == 0 ? UART0_IRQn : \
Kojto 101:7cff1c4259d7 348 (i) == 1 ? UART1_IRQn : 0)
Kojto 101:7cff1c4259d7 349
Kojto 101:7cff1c4259d7 350 #define MXC_UART_GET_BASE(i) ((i) == 0 ? MXC_BASE_UART0 : \
Kojto 101:7cff1c4259d7 351 (i) == 1 ? MXC_BASE_UART1 : 0)
Kojto 101:7cff1c4259d7 352
Kojto 101:7cff1c4259d7 353 #define MXC_UART_GET_UART(i) ((i) == 0 ? MXC_UART0 : \
Kojto 101:7cff1c4259d7 354 (i) == 1 ? MXC_UART1 : 0)
Kojto 101:7cff1c4259d7 355
Kojto 101:7cff1c4259d7 356 #define MXC_UART_INSTANCE_TO_BASE(instance) (((uint32_t)(instance) << 12) + MXC_BASE_UART0)
Kojto 101:7cff1c4259d7 357 #define MXC_UART_BASE_TO_INSTANCE(base) (((uint32_t)(base) & 0x00001000) >> 12)
Kojto 101:7cff1c4259d7 358
Kojto 101:7cff1c4259d7 359
Kojto 101:7cff1c4259d7 360 /*******************************************************************************/
Kojto 101:7cff1c4259d7 361 /* I2C Master Interface */
Kojto 101:7cff1c4259d7 362
Kojto 101:7cff1c4259d7 363 #define MXC_CFG_I2CM_INSTANCES (2)
Kojto 101:7cff1c4259d7 364
Kojto 101:7cff1c4259d7 365 #define MXC_BASE_I2CM0 ((uint32_t)0x40040000UL)
Kojto 101:7cff1c4259d7 366 #define MXC_BASE_I2CM0_BITBAND ((uint32_t)0x42800000UL)
Kojto 101:7cff1c4259d7 367 #define MXC_I2CM0 ((mxc_i2cm_regs_t *)MXC_BASE_I2CM0)
Kojto 101:7cff1c4259d7 368 #define MXC_BASE_I2CM0_TX_FIFO ((uint32_t)0x40103000UL)
Kojto 101:7cff1c4259d7 369 #define MXC_BASE_I2CM0_RX_FIFO ((uint32_t)0x40103800UL)
Kojto 101:7cff1c4259d7 370
Kojto 101:7cff1c4259d7 371 #define MXC_BASE_I2CM1 ((uint32_t)0x40042000UL)
Kojto 101:7cff1c4259d7 372 #define MXC_BASE_I2CM1_BITBAND ((uint32_t)0x42840000UL)
Kojto 101:7cff1c4259d7 373 #define MXC_I2CM1 ((mxc_i2cm_regs_t *)MXC_BASE_I2CM1)
Kojto 101:7cff1c4259d7 374 #define MXC_BASE_I2CM1_TX_FIFO ((uint32_t)0x4010D000UL)
Kojto 101:7cff1c4259d7 375 #define MXC_BASE_I2CM1_RX_FIFO ((uint32_t)0x4010D800UL)
Kojto 101:7cff1c4259d7 376
Kojto 101:7cff1c4259d7 377 #define MXC_I2CM_GET_IRQ(i) ((i) == 0 ? I2CM0_IRQn : \
Kojto 101:7cff1c4259d7 378 (i) == 1 ? I2CM1_IRQn : 0)
Kojto 101:7cff1c4259d7 379
Kojto 101:7cff1c4259d7 380 #define MXC_I2CM_GET_BASE(i) ((i) == 0 ? MXC_BASE_I2CM0 : \
Kojto 101:7cff1c4259d7 381 (i) == 1 ? MXC_BASE_I2CM1 : 0)
Kojto 101:7cff1c4259d7 382
Kojto 101:7cff1c4259d7 383 #define MXC_I2CM_GET_I2CM(i) ((i) == 0 ? MXC_I2CM0 : \
Kojto 101:7cff1c4259d7 384 (i) == 1 ? MXC_I2CM1 : 0)
Kojto 101:7cff1c4259d7 385
Kojto 101:7cff1c4259d7 386 #define MXC_I2CM_GET_BASE_TX_FIFO(i) ((i) == 0 ? MXC_BASE_I2CM0_TX_FIFO : \
Kojto 101:7cff1c4259d7 387 (i) == 1 ? MXC_BASE_I2CM1_TX_FIFO : 0)
Kojto 101:7cff1c4259d7 388
Kojto 101:7cff1c4259d7 389 #define MXC_I2CM_GET_BASE_RX_FIFO(i) ((i) == 0 ? MXC_BASE_I2CM0_RX_FIFO : \
Kojto 101:7cff1c4259d7 390 (i) == 1 ? MXC_BASE_I2CM1_RX_FIFO : 0)
Kojto 101:7cff1c4259d7 391
Kojto 101:7cff1c4259d7 392 #define MXC_I2CM_INSTANCE_TO_BASE(instance) (((uint32_t)(instance) << 13) + MXC_BASE_I2CM0)
Kojto 101:7cff1c4259d7 393 #define MXC_I2CM_BASE_TO_INSTANCE(base) (((uint32_t)(base) & 0x00002000) >> 13)
Kojto 101:7cff1c4259d7 394
Kojto 101:7cff1c4259d7 395
Kojto 101:7cff1c4259d7 396 /*******************************************************************************/
Kojto 101:7cff1c4259d7 397 /* I2C Slave Interface */
Kojto 101:7cff1c4259d7 398
Kojto 101:7cff1c4259d7 399 #define MXC_CFG_I2CS_INSTANCES (1)
Kojto 101:7cff1c4259d7 400
Kojto 101:7cff1c4259d7 401 #define MXC_BASE_I2CS0 ((uint32_t)0x40041000UL)
Kojto 101:7cff1c4259d7 402 #define MXC_BASE_I2CS0_BITBAND ((uint32_t)0x42820000UL)
Kojto 101:7cff1c4259d7 403 #define MXC_I2CS0 ((mxc_i2cs_regs_t *)MXC_BASE_I2CS0)
Kojto 101:7cff1c4259d7 404
Kojto 101:7cff1c4259d7 405 #define MXC_BASE_I2CS0_FIFO ((uint32_t)0x40104000UL)
Kojto 101:7cff1c4259d7 406 #define MXC_I2CS0_FIFO ((mxc_i2cs_fifo_regs_t *)MXC_BASE_I2CS0)
Kojto 101:7cff1c4259d7 407
Kojto 101:7cff1c4259d7 408
Kojto 101:7cff1c4259d7 409
Kojto 101:7cff1c4259d7 410 /*******************************************************************************/
Kojto 101:7cff1c4259d7 411 /* DACs */
Kojto 101:7cff1c4259d7 412
Kojto 101:7cff1c4259d7 413 #define MXC_CFG_DAC_INSTANCES (4)
Kojto 101:7cff1c4259d7 414 #define MXC_CFG_DAC_FIFO_DEPTH (32)
Kojto 101:7cff1c4259d7 415
Kojto 101:7cff1c4259d7 416 #define MXC_BASE_DAC0 ((uint32_t)0x40050000UL)
Kojto 101:7cff1c4259d7 417 #define MXC_DAC0 ((mxc_dac_regs_t *)MXC_BASE_DAC0)
Kojto 101:7cff1c4259d7 418 #define MXC_BASE_DAC0_FIFO ((uint32_t)0x40105000UL)
Kojto 101:7cff1c4259d7 419 #define MXC_DAC0_FIFO ((mxc_dac_fifo_regs_t *)MXC_BASE_DAC0_FIFO)
Kojto 101:7cff1c4259d7 420 #define MXC_DAC0_WIDTH ((uint8_t)(2))
Kojto 101:7cff1c4259d7 421
Kojto 101:7cff1c4259d7 422 #define MXC_BASE_DAC1 ((uint32_t)0x40051000UL)
Kojto 101:7cff1c4259d7 423 #define MXC_DAC1 ((mxc_dac_regs_t *)MXC_BASE_DAC1)
Kojto 101:7cff1c4259d7 424 #define MXC_BASE_DAC1_FIFO ((uint32_t)0x40106000UL)
Kojto 101:7cff1c4259d7 425 #define MXC_DAC1_FIFO ((mxc_dac_fifo_regs_t *)MXC_BASE_DAC1_FIFO)
Kojto 101:7cff1c4259d7 426 #define MXC_DAC1_WIDTH ((uint8_t)(2))
Kojto 101:7cff1c4259d7 427
Kojto 101:7cff1c4259d7 428 #define MXC_BASE_DAC2 ((uint32_t)0x40052000UL)
Kojto 101:7cff1c4259d7 429 #define MXC_DAC2 ((mxc_dac_regs_t *)MXC_BASE_DAC2)
Kojto 101:7cff1c4259d7 430 #define MXC_BASE_DAC2_FIFO ((uint32_t)0x40107000UL)
Kojto 101:7cff1c4259d7 431 #define MXC_DAC2_FIFO ((mxc_dac_fifo_regs_t *)MXC_BASE_DAC2_FIFO)
Kojto 101:7cff1c4259d7 432 #define MXC_DAC2_WIDTH ((uint8_t)(1))
Kojto 101:7cff1c4259d7 433
Kojto 101:7cff1c4259d7 434 #define MXC_BASE_DAC3 ((uint32_t)0x40053000UL)
Kojto 101:7cff1c4259d7 435 #define MXC_DAC3 ((mxc_dac_regs_t *)MXC_BASE_DAC3)
Kojto 101:7cff1c4259d7 436 #define MXC_BASE_DAC3_FIFO ((uint32_t)0x40108000UL)
Kojto 101:7cff1c4259d7 437 #define MXC_DAC3_FIFO ((mxc_dac_fifo_regs_t *)MXC_BASE_DAC3_FIFO)
Kojto 101:7cff1c4259d7 438 #define MXC_DAC3_WIDTH ((uint8_t)(1))
Kojto 101:7cff1c4259d7 439
Kojto 101:7cff1c4259d7 440
Kojto 101:7cff1c4259d7 441 #define MXC_DAC_GET_IRQ(i) ((i) == 0 ? DAC0_IRQn : \
Kojto 101:7cff1c4259d7 442 (i) == 1 ? DAC1_IRQn : \
Kojto 101:7cff1c4259d7 443 (i) == 2 ? DAC2_IRQn : \
Kojto 101:7cff1c4259d7 444 (i) == 3 ? DAC3_IRQn : 0)
Kojto 101:7cff1c4259d7 445
Kojto 101:7cff1c4259d7 446
Kojto 101:7cff1c4259d7 447 #define MXC_DAC_GET_BASE(i) (i == 0 ? MXC_BASE_DAC0 : \
Kojto 101:7cff1c4259d7 448 i == 1 ? MXC_BASE_DAC1 : \
Kojto 101:7cff1c4259d7 449 i == 2 ? MXC_BASE_DAC2 : \
Kojto 101:7cff1c4259d7 450 i == 3 ? MXC_BASE_DAC3 : 0)
Kojto 101:7cff1c4259d7 451
Kojto 101:7cff1c4259d7 452 #define MXC_DAC_GET_FIFO(i) (i == 0 ? MXC_BASE_DAC0_FIFO : \
Kojto 101:7cff1c4259d7 453 i == 1 ? MXC_BASE_DAC1_FIFO : \
Kojto 101:7cff1c4259d7 454 i == 2 ? MXC_BASE_DAC2_FIFO : \
Kojto 101:7cff1c4259d7 455 i == 3 ? MXC_BASE_DAC3_FIFO : 0)
Kojto 101:7cff1c4259d7 456
Kojto 101:7cff1c4259d7 457 #define MXC_DAC_GET_PMU_FIFO_IRQ(i) (i == 0 ? PMU_IRQ_DAC0_FIFO_AE : \
Kojto 101:7cff1c4259d7 458 i == 1 ? PMU_IRQ_DAC1_FIFO_AE : \
Kojto 101:7cff1c4259d7 459 i == 2 ? PMU_IRQ_DAC2_FIFO_AE : \
Kojto 101:7cff1c4259d7 460 i == 3 ? PMU_IRQ_DAC3_FIFO_AE : 0)
Kojto 101:7cff1c4259d7 461
Kojto 101:7cff1c4259d7 462 #define MXC_DAC_GET_DAC(i) (i == 0 ? MXC_DAC0 : \
Kojto 101:7cff1c4259d7 463 i == 1 ? MXC_DAC1 : \
Kojto 101:7cff1c4259d7 464 i == 2 ? MXC_DAC2 : \
Kojto 101:7cff1c4259d7 465 i == 3 ? MXC_DAC3 : 0)
Kojto 101:7cff1c4259d7 466
Kojto 101:7cff1c4259d7 467 #define MXC_DAC_GET_WIDTH(i) (i == 0 ? MXC_DAC0_WIDTH : \
Kojto 101:7cff1c4259d7 468 i == 1 ? MXC_DAC1_WIDTH : \
Kojto 101:7cff1c4259d7 469 i == 2 ? MXC_DAC2_WIDTH : \
Kojto 101:7cff1c4259d7 470 i == 3 ? MXC_DAC3_WIDTH : 0)
Kojto 101:7cff1c4259d7 471
Kojto 101:7cff1c4259d7 472
Kojto 101:7cff1c4259d7 473 /*******************************************************************************/
Kojto 101:7cff1c4259d7 474 /* Analog Front End */
Kojto 101:7cff1c4259d7 475
Kojto 101:7cff1c4259d7 476 #define MXC_BASE_AFE ((uint32_t)0x4005401CUL)
Kojto 101:7cff1c4259d7 477 #define MXC_AFE ((mxc_afe_regs_t *)MXC_BASE_AFE)
Kojto 101:7cff1c4259d7 478
Kojto 101:7cff1c4259d7 479
Kojto 101:7cff1c4259d7 480
Kojto 101:7cff1c4259d7 481 /*******************************************************************************/
Kojto 101:7cff1c4259d7 482 /* ADC */
Kojto 101:7cff1c4259d7 483
Kojto 101:7cff1c4259d7 484 #define MXC_CFG_ADC_FIFO_DEPTH ((uint32_t)(32))
Kojto 101:7cff1c4259d7 485
Kojto 101:7cff1c4259d7 486 #define MXC_BASE_ADC ((uint32_t)0x40054000UL)
Kojto 101:7cff1c4259d7 487 #define MXC_ADC ((mxc_adc_regs_t *)MXC_BASE_ADC)
Kojto 101:7cff1c4259d7 488
Kojto 101:7cff1c4259d7 489 #define MXC_BASE_ADCCFG ((uint32_t)0x40054038UL)
Kojto 101:7cff1c4259d7 490 #define MXC_ADCCFG ((mxc_adccfg_regs_t *)MXC_BASE_ADCCFG)
Kojto 101:7cff1c4259d7 491
Kojto 101:7cff1c4259d7 492 #define MXC_BASE_ADC_FIFO ((uint32_t)0x40109000UL)
Kojto 101:7cff1c4259d7 493 #define MXC_ADC_FIFO ((mxc_adc_fifo_regs_t *)MXC_BASE_ADC_FIFO)
Kojto 101:7cff1c4259d7 494
Kojto 101:7cff1c4259d7 495
Kojto 101:7cff1c4259d7 496
Kojto 101:7cff1c4259d7 497 /*******************************************************************************/
Kojto 101:7cff1c4259d7 498 /* LCD */
Kojto 101:7cff1c4259d7 499 #define MXC_BASE_LCD ((uint32_t)0x40060000)
Kojto 101:7cff1c4259d7 500 #define MXC_LCD ((mxc_lcd_regs_t *)MXC_BASE_LCD)
Kojto 101:7cff1c4259d7 501
Kojto 101:7cff1c4259d7 502 /*******************************************************************************/
Kojto 101:7cff1c4259d7 503 /* Peripheral Management Unit (PMU) - formerly DMA Controller */
Kojto 101:7cff1c4259d7 504
Kojto 101:7cff1c4259d7 505 #define MXC_CFG_PMU_CHANNELS (6)
Kojto 101:7cff1c4259d7 506
Kojto 101:7cff1c4259d7 507 #define MXC_BASE_PMU0 ((uint32_t)0x40070000UL)
Kojto 101:7cff1c4259d7 508 #define MXC_PMU0 ((mxc_pmu_regs_t *)MXC_BASE_PMU0)
Kojto 101:7cff1c4259d7 509 #define MXC_BASE_PMU1 ((uint32_t)0x40070020UL)
Kojto 101:7cff1c4259d7 510 #define MXC_PMU1 ((mxc_pmu_regs_t *)MXC_BASE_PMU1)
Kojto 101:7cff1c4259d7 511 #define MXC_BASE_PMU2 ((uint32_t)0x40070040UL)
Kojto 101:7cff1c4259d7 512 #define MXC_PMU2 ((mxc_pmu_regs_t *)MXC_BASE_PMU2)
Kojto 101:7cff1c4259d7 513 #define MXC_BASE_PMU3 ((uint32_t)0x40070060UL)
Kojto 101:7cff1c4259d7 514 #define MXC_PMU3 ((mxc_pmu_regs_t *)MXC_BASE_PMU3)
Kojto 101:7cff1c4259d7 515 #define MXC_BASE_PMU4 ((uint32_t)0x40070080UL)
Kojto 101:7cff1c4259d7 516 #define MXC_PMU4 ((mxc_pmu_regs_t *)MXC_BASE_PMU4)
Kojto 101:7cff1c4259d7 517 #define MXC_BASE_PMU5 ((uint32_t)0x400700A0UL)
Kojto 101:7cff1c4259d7 518 #define MXC_PMU5 ((mxc_pmu_regs_t *)MXC_BASE_PMU5)
Kojto 101:7cff1c4259d7 519
Kojto 101:7cff1c4259d7 520 #define MXC_BASE_PMU_BITBAND ((uint32_t)0x42E00000UL)
Kojto 101:7cff1c4259d7 521 #define MXC_BASE_PMU_BITBAND_CHOFFSET ((uint32_t)0x00000400UL)
Kojto 101:7cff1c4259d7 522 /*******************************************************************************/
Kojto 101:7cff1c4259d7 523
Kojto 101:7cff1c4259d7 524 typedef enum {
Kojto 101:7cff1c4259d7 525 PMU_IRQ_DAC0_FIFO_AE,
Kojto 101:7cff1c4259d7 526 PMU_IRQ_DAC1_FIFO_AE,
Kojto 101:7cff1c4259d7 527 PMU_IRQ_DAC2_FIFO_AE,
Kojto 101:7cff1c4259d7 528 PMU_IRQ_DAC3_FIFO_AE,
Kojto 101:7cff1c4259d7 529 PMU_IRQ_DAC0_DONE,
Kojto 101:7cff1c4259d7 530 PMU_IRQ_DAC1_DONE,
Kojto 101:7cff1c4259d7 531 PMU_IRQ_DAC2_DONE,
Kojto 101:7cff1c4259d7 532 PMU_IRQ_DAC3_DONE,
Kojto 101:7cff1c4259d7 533 PMU_IRQ_ADC_FIFO_AF,
Kojto 101:7cff1c4259d7 534 PMU_IRQ_ADC_DONE,
Kojto 101:7cff1c4259d7 535 PMU_IRQ_I2C_MST0_DONE,
Kojto 101:7cff1c4259d7 536 PMU_IRQ_I2C_MST1_DONE,
Kojto 101:7cff1c4259d7 537 PMU_IRQ_SPI0_RSLTS_DONE,
Kojto 101:7cff1c4259d7 538 PMU_IRQ_SPI1_RSLTS_DONE,
Kojto 101:7cff1c4259d7 539 PMU_IRQ_SPI2_RSLTS_DONE,
Kojto 101:7cff1c4259d7 540 PMU_IRQ_MAA_DONE,
Kojto 101:7cff1c4259d7 541 PMU_IRQ_SPI0_TX_FIFO_AE,
Kojto 101:7cff1c4259d7 542 PMU_IRQ_SPI0_RSLTS_FIFO_AF,
Kojto 101:7cff1c4259d7 543 PMU_IRQ_SPI1_TX_FIFO_AE,
Kojto 101:7cff1c4259d7 544 PMU_IRQ_SPI1_RSLTS_FIFO_AF,
Kojto 101:7cff1c4259d7 545 PMU_IRQ_SPI2_TX_FIFO_AE,
Kojto 101:7cff1c4259d7 546 PMU_IRQ_SPI3_RSLTS_FIFO_AF,
Kojto 101:7cff1c4259d7 547 PMU_IRQ_I2C_MST0_TRANS_FIFO,
Kojto 101:7cff1c4259d7 548 PMU_IRQ_I2C_MST0_RSLT_FIFO,
Kojto 101:7cff1c4259d7 549 PMU_IRQ_I2C_MST1_TRANS_FIFO,
Kojto 101:7cff1c4259d7 550 PMU_IRQ_I2C_MST2_RSLT_FIFO,
Kojto 101:7cff1c4259d7 551 PMU_IRQ_I2C_SLV_TRANS_FIFO,
Kojto 101:7cff1c4259d7 552 PMU_IRQ_I2C_SLV_RSLT_FIFO,
Kojto 101:7cff1c4259d7 553 PMU_IRQ_UART0_TX_FIFO,
Kojto 101:7cff1c4259d7 554 PMU_IRQ_UART0_RX_FIFO,
Kojto 101:7cff1c4259d7 555 PMU_IRQ_UART1_TX_FIFO,
Kojto 101:7cff1c4259d7 556 PMU_IRQ_UART1_RX_FIFO,
Kojto 101:7cff1c4259d7 557 PMU_IRQ_SPI0_EXCP,
Kojto 101:7cff1c4259d7 558 PMU_IRQ_SPI1_EXCP,
Kojto 101:7cff1c4259d7 559 PMU_IRQ_SPI2_EXCP,
Kojto 101:7cff1c4259d7 560 PMU_IRQ_RSVD0,
Kojto 101:7cff1c4259d7 561 PMU_IRQ_I2C_MST0_EXCP,
Kojto 101:7cff1c4259d7 562 PMU_IRQ_I2C_MST1_EXCP,
Kojto 101:7cff1c4259d7 563 PMU_IRQ_I2C_SLV_EXCP,
Kojto 101:7cff1c4259d7 564 PMU_IRQ_RSVD1,
Kojto 101:7cff1c4259d7 565 PMU_IRQ_GPIO0,
Kojto 101:7cff1c4259d7 566 PMU_IRQ_GPIO1,
Kojto 101:7cff1c4259d7 567 PMU_IRQ_GPIO2,
Kojto 101:7cff1c4259d7 568 PMU_IRQ_GPIO3,
Kojto 101:7cff1c4259d7 569 PMU_IRQ_GPIO4,
Kojto 101:7cff1c4259d7 570 PMU_IRQ_GPIO5,
Kojto 101:7cff1c4259d7 571 PMU_IRQ_GPIO6,
Kojto 101:7cff1c4259d7 572 PMU_IRQ_GPIO7,
Kojto 101:7cff1c4259d7 573 PMU_IRQ_GPIO8,
Kojto 101:7cff1c4259d7 574 PMU_IRQ_AFE_COMP_NMI,
Kojto 101:7cff1c4259d7 575 PMU_IRQ_AES_ENGINE,
Kojto 101:7cff1c4259d7 576 } pmu_int_mask_t;
Kojto 101:7cff1c4259d7 577
Kojto 101:7cff1c4259d7 578 /*******************************************************************************/
Kojto 101:7cff1c4259d7 579 /* USB */
Kojto 101:7cff1c4259d7 580
Kojto 101:7cff1c4259d7 581 #define MXC_BASE_USB ((uint32_t)0x4010C000UL)
Kojto 101:7cff1c4259d7 582 #define MXC_USB ((mxc_usb_regs_t *)MXC_BASE_USB)
Kojto 101:7cff1c4259d7 583
Kojto 101:7cff1c4259d7 584 #define MXC_USB_MAX_PACKET (64)
Kojto 101:7cff1c4259d7 585 #define MXC_USB_NUM_EP (8)
Kojto 101:7cff1c4259d7 586
Kojto 101:7cff1c4259d7 587
Kojto 101:7cff1c4259d7 588 /*******************************************************************************/
Kojto 101:7cff1c4259d7 589 /* Instruction Cache Controller */
Kojto 101:7cff1c4259d7 590
Kojto 101:7cff1c4259d7 591 #define MXC_BASE_ICC ((uint32_t)0x40080000UL)
Kojto 101:7cff1c4259d7 592 #define MXC_ICC ((mxc_icc_regs_t *)MXC_BASE_ICC)
Kojto 101:7cff1c4259d7 593
Kojto 101:7cff1c4259d7 594 /* System Manager */
Kojto 101:7cff1c4259d7 595
Kojto 101:7cff1c4259d7 596 #define MXC_BASE_SYSMAN ((uint32_t)0x40090000UL)
Kojto 101:7cff1c4259d7 597
Kojto 101:7cff1c4259d7 598 /*******************************************************************************/
Kojto 101:7cff1c4259d7 599 /* Clock Manager */
Kojto 101:7cff1c4259d7 600
Kojto 101:7cff1c4259d7 601 #define MXC_BASE_CLKMAN ((uint32_t)0x40090400UL)
Kojto 101:7cff1c4259d7 602 #define MXC_CLKMAN ((mxc_clkman_regs_t *)MXC_BASE_CLKMAN)
Kojto 101:7cff1c4259d7 603
Kojto 101:7cff1c4259d7 604
Kojto 101:7cff1c4259d7 605 /*******************************************************************************/
Kojto 101:7cff1c4259d7 606 /* Power Manager */
Kojto 101:7cff1c4259d7 607
Kojto 101:7cff1c4259d7 608 #define MXC_BASE_PWRMAN ((uint32_t)0x40090800UL)
Kojto 101:7cff1c4259d7 609 #define MXC_PWRMAN ((mxc_pwrman_regs_t *)MXC_BASE_PWRMAN)
Kojto 101:7cff1c4259d7 610
Kojto 101:7cff1c4259d7 611 /*******************************************************************************/
Kojto 101:7cff1c4259d7 612 /* I/O Manager */
Kojto 101:7cff1c4259d7 613
Kojto 101:7cff1c4259d7 614 #define MXC_BASE_IOMAN ((uint32_t)0x40090C00UL)
Kojto 101:7cff1c4259d7 615 #define MXC_IOMAN ((mxc_ioman_regs_t *)MXC_BASE_IOMAN)
Kojto 101:7cff1c4259d7 616
Kojto 101:7cff1c4259d7 617
Kojto 101:7cff1c4259d7 618 /*******************************************************************************/
Kojto 101:7cff1c4259d7 619 /* RTC: Timer/Alarms */
Kojto 101:7cff1c4259d7 620
Kojto 101:7cff1c4259d7 621 #define MXC_BASE_RTCTMR ((uint32_t)0x40090A00UL)
Kojto 101:7cff1c4259d7 622 #define MXC_RTCTMR ((mxc_rtctmr_regs_t *)MXC_BASE_RTCTMR)
Kojto 101:7cff1c4259d7 623
Kojto 101:7cff1c4259d7 624 #define MXC_RTCTMR_GET_IRQ(i) (i == 0 ? RTC0_IRQn : \
Kojto 101:7cff1c4259d7 625 i == 1 ? RTC1_IRQn : \
Kojto 101:7cff1c4259d7 626 i == 2 ? RTC2_IRQn : \
Kojto 101:7cff1c4259d7 627 i == 3 ? RTC3_IRQn : 0)
Kojto 101:7cff1c4259d7 628
Kojto 101:7cff1c4259d7 629 #define MXC_BASE_RTCCFG ((uint32_t)0x40090A70UL)
Kojto 101:7cff1c4259d7 630 #define MXC_RTCCFG ((mxc_rtccfg_regs_t *)MXC_BASE_RTCCFG)
Kojto 101:7cff1c4259d7 631 /*******************************************************************************/
Kojto 101:7cff1c4259d7 632 /* RTC: Power Sequencer */
Kojto 101:7cff1c4259d7 633
Kojto 101:7cff1c4259d7 634 #define MXC_BASE_PWRSEQ ((uint32_t)0x40090A30UL)
Kojto 101:7cff1c4259d7 635 #define MXC_PWRSEQ ((mxc_pwrseq_regs_t *)MXC_BASE_PWRSEQ)
Kojto 101:7cff1c4259d7 636
Kojto 101:7cff1c4259d7 637 /*******************************************************************************/
Kojto 101:7cff1c4259d7 638 /* Trim Shadow Registers */
Kojto 101:7cff1c4259d7 639
Kojto 101:7cff1c4259d7 640 #define MXC_BASE_TRIM ((uint32_t)0x400E0000UL)
Kojto 101:7cff1c4259d7 641 #define MXC_TRIM ((mxc_ftr_regs_t *)MXC_BASE_TRIM)
Kojto 101:7cff1c4259d7 642
Kojto 101:7cff1c4259d7 643 /*******************************************************************************/
Kojto 101:7cff1c4259d7 644 /* Flash Memory Controller / Security */
Kojto 101:7cff1c4259d7 645
Kojto 101:7cff1c4259d7 646 #define MXC_BASE_FLC ((uint32_t)0x400F0000UL)
Kojto 101:7cff1c4259d7 647 #define MXC_FLC ((mxc_flc_regs_t *)MXC_BASE_FLC)
Kojto 101:7cff1c4259d7 648 #define MXC_BASE_FLC_BITBAND ((uint32_t)0x43E00000UL)
Kojto 101:7cff1c4259d7 649 #define MXC_FLC_PAGE_SIZE_SHIFT 11
Kojto 101:7cff1c4259d7 650 #define MXC_FLC_PAGE_SIZE (1 << MXC_FLC_PAGE_SIZE_SHIFT)
Kojto 101:7cff1c4259d7 651 #define MXC_FLC_PAGE_ERASE_MSK ((~(1 << (MXC_FLC_PAGE_SIZE_SHIFT - 1))) >> MXC_FLC_PAGE_SIZE_SHIFT) << MXC_FLC_PAGE_SIZE_SHIFT
Kojto 101:7cff1c4259d7 652
Kojto 101:7cff1c4259d7 653 /*******************************************************************************/
Kojto 101:7cff1c4259d7 654
Kojto 101:7cff1c4259d7 655 #define MXC_SET_FIELD(reg, clr, set) (*(volatile uint32_t *)reg = ((*(volatile uint32_t *)reg & ~clr) | set))
Kojto 101:7cff1c4259d7 656
Kojto 101:7cff1c4259d7 657 /*******************************************************************************/
Kojto 101:7cff1c4259d7 658
Kojto 101:7cff1c4259d7 659 #define BITBAND(reg, bit) ((0xf0000000 & (uint32_t)(reg)) + 0x2000000 + (((uint32_t)(reg) & 0x0fffffff) << 5) + ((bit) << 2))
Kojto 101:7cff1c4259d7 660 #define BITBAND_ClrBit(reg, bit) *(volatile uint32_t *)BITBAND(reg, bit) = 0
Kojto 101:7cff1c4259d7 661 #define BITBAND_SetBit(reg, bit) *(volatile uint32_t *)BITBAND(reg, bit) = 1
Kojto 101:7cff1c4259d7 662 #define BITBAND_GetBit(reg, bit) (*(volatile uint32_t *)BITBAND(reg, bit))
Kojto 101:7cff1c4259d7 663
Kojto 101:7cff1c4259d7 664 /*******************************************************************************/
Kojto 101:7cff1c4259d7 665
Kojto 101:7cff1c4259d7 666 #endif /* _MAX32600_H_ */