mbed library sources. Supersedes mbed-src.
Dependents: Nucleo_Hello_Encoder BLE_iBeaconScan AM1805_DEMO DISCO-F429ZI_ExportTemplate1 ... more
targets/TARGET_STM/TARGET_STM32F0/TARGET_NUCLEO_F070RB/device/TOOLCHAIN_GCC_ARM/startup_stm32f070xb.S@169:e3b6fe271b81, 2017-07-19 (annotated)
- Committer:
- Kojto
- Date:
- Wed Jul 19 17:31:21 2017 +0100
- Revision:
- 169:e3b6fe271b81
- Parent:
- 150:02e0a0aed4ec
- Child:
- 180:96ed750bd169
This updates the lib to the mbed lib v 147
Who changed what in which revision?
User | Revision | Line number | New contents of line |
---|---|---|---|
<> | 144:ef7eb2e8f9f7 | 1 | /** |
<> | 144:ef7eb2e8f9f7 | 2 | ****************************************************************************** |
<> | 144:ef7eb2e8f9f7 | 3 | * @file startup_stm32f070xb.s |
<> | 144:ef7eb2e8f9f7 | 4 | * @author MCD Application Team |
<> | 144:ef7eb2e8f9f7 | 5 | * @version V2.2.0 |
<> | 144:ef7eb2e8f9f7 | 6 | * @date 05-December-2014 |
<> | 144:ef7eb2e8f9f7 | 7 | * @brief STM32F070xb/STM32F070x8 devices vector table for Atollic TrueSTUDIO toolchain. |
<> | 144:ef7eb2e8f9f7 | 8 | * This module performs: |
<> | 144:ef7eb2e8f9f7 | 9 | * - Set the initial SP |
<> | 144:ef7eb2e8f9f7 | 10 | * - Set the initial PC == Reset_Handler, |
<> | 144:ef7eb2e8f9f7 | 11 | * - Set the vector table entries with the exceptions ISR address |
<> | 144:ef7eb2e8f9f7 | 12 | * - Branches to main in the C library (which eventually |
<> | 144:ef7eb2e8f9f7 | 13 | * calls main()). |
<> | 144:ef7eb2e8f9f7 | 14 | * After Reset the Cortex-M0 processor is in Thread mode, |
<> | 144:ef7eb2e8f9f7 | 15 | * priority is Privileged, and the Stack is set to Main. |
<> | 144:ef7eb2e8f9f7 | 16 | ****************************************************************************** |
<> | 144:ef7eb2e8f9f7 | 17 | * |
<> | 144:ef7eb2e8f9f7 | 18 | * Redistribution and use in source and binary forms, with or without modification, |
<> | 144:ef7eb2e8f9f7 | 19 | * are permitted provided that the following conditions are met: |
<> | 144:ef7eb2e8f9f7 | 20 | * 1. Redistributions of source code must retain the above copyright notice, |
<> | 144:ef7eb2e8f9f7 | 21 | * this list of conditions and the following disclaimer. |
<> | 144:ef7eb2e8f9f7 | 22 | * 2. Redistributions in binary form must reproduce the above copyright notice, |
<> | 144:ef7eb2e8f9f7 | 23 | * this list of conditions and the following disclaimer in the documentation |
<> | 144:ef7eb2e8f9f7 | 24 | * and/or other materials provided with the distribution. |
<> | 144:ef7eb2e8f9f7 | 25 | * 3. Neither the name of STMicroelectronics nor the names of its contributors |
<> | 144:ef7eb2e8f9f7 | 26 | * may be used to endorse or promote products derived from this software |
<> | 144:ef7eb2e8f9f7 | 27 | * without specific prior written permission. |
<> | 144:ef7eb2e8f9f7 | 28 | * |
<> | 144:ef7eb2e8f9f7 | 29 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" |
<> | 144:ef7eb2e8f9f7 | 30 | * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE |
<> | 144:ef7eb2e8f9f7 | 31 | * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE |
<> | 144:ef7eb2e8f9f7 | 32 | * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE |
<> | 144:ef7eb2e8f9f7 | 33 | * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL |
<> | 144:ef7eb2e8f9f7 | 34 | * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR |
<> | 144:ef7eb2e8f9f7 | 35 | * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER |
<> | 144:ef7eb2e8f9f7 | 36 | * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, |
<> | 144:ef7eb2e8f9f7 | 37 | * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE |
<> | 144:ef7eb2e8f9f7 | 38 | * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
<> | 144:ef7eb2e8f9f7 | 39 | * |
<> | 144:ef7eb2e8f9f7 | 40 | ****************************************************************************** |
<> | 144:ef7eb2e8f9f7 | 41 | */ |
<> | 144:ef7eb2e8f9f7 | 42 | |
<> | 144:ef7eb2e8f9f7 | 43 | .syntax unified |
<> | 144:ef7eb2e8f9f7 | 44 | .cpu cortex-m0 |
<> | 144:ef7eb2e8f9f7 | 45 | .fpu softvfp |
<> | 144:ef7eb2e8f9f7 | 46 | .thumb |
<> | 144:ef7eb2e8f9f7 | 47 | |
<> | 144:ef7eb2e8f9f7 | 48 | .global g_pfnVectors |
<> | 144:ef7eb2e8f9f7 | 49 | .global Default_Handler |
<> | 144:ef7eb2e8f9f7 | 50 | |
<> | 144:ef7eb2e8f9f7 | 51 | /* start address for the initialization values of the .data section. |
<> | 144:ef7eb2e8f9f7 | 52 | defined in linker script */ |
<> | 144:ef7eb2e8f9f7 | 53 | .word _sidata |
<> | 144:ef7eb2e8f9f7 | 54 | /* start address for the .data section. defined in linker script */ |
<> | 144:ef7eb2e8f9f7 | 55 | .word _sdata |
<> | 144:ef7eb2e8f9f7 | 56 | /* end address for the .data section. defined in linker script */ |
<> | 144:ef7eb2e8f9f7 | 57 | .word _edata |
<> | 150:02e0a0aed4ec | 58 | |
<> | 144:ef7eb2e8f9f7 | 59 | |
<> | 144:ef7eb2e8f9f7 | 60 | .section .text.Reset_Handler |
<> | 144:ef7eb2e8f9f7 | 61 | .weak Reset_Handler |
<> | 144:ef7eb2e8f9f7 | 62 | .type Reset_Handler, %function |
<> | 144:ef7eb2e8f9f7 | 63 | Reset_Handler: |
<> | 144:ef7eb2e8f9f7 | 64 | ldr r0, =_estack |
<> | 144:ef7eb2e8f9f7 | 65 | mov sp, r0 /* set stack pointer */ |
<> | 144:ef7eb2e8f9f7 | 66 | |
<> | 144:ef7eb2e8f9f7 | 67 | /* Copy the data segment initializers from flash to SRAM */ |
Kojto | 169:e3b6fe271b81 | 68 | // Load from _sidata -> _sdata through _edata |
Kojto | 169:e3b6fe271b81 | 69 | // _sidata has a vma = lma in flash at the end of .text |
Kojto | 169:e3b6fe271b81 | 70 | // _sdata has a lma in flash but a vma of ram, so here we move it from where |
Kojto | 169:e3b6fe271b81 | 71 | // it was loaded (lma) into where it will be accessed (vma). |
Kojto | 169:e3b6fe271b81 | 72 | // Register Schema: |
Kojto | 169:e3b6fe271b81 | 73 | // r0 = _sdata, r1 = _edata, r2 = _sidata |
Kojto | 169:e3b6fe271b81 | 74 | // r3 = index (goes from 0 -> _sdata - _edata) |
Kojto | 169:e3b6fe271b81 | 75 | // r4 = temp var for *(_sidata + r3) or (_sdata + r3) |
Kojto | 169:e3b6fe271b81 | 76 | // This is all equivalent to this C: |
Kojto | 169:e3b6fe271b81 | 77 | // int index = 0; |
Kojto | 169:e3b6fe271b81 | 78 | // extern uint32_t *_sdata, *_sidata; |
Kojto | 169:e3b6fe271b81 | 79 | // while (_sdata + index < _edata) { |
Kojto | 169:e3b6fe271b81 | 80 | // *_sdata[index] = *_sidata[index]; |
Kojto | 169:e3b6fe271b81 | 81 | // index += 1; |
Kojto | 169:e3b6fe271b81 | 82 | // } |
Kojto | 169:e3b6fe271b81 | 83 | ldr r0, =_sdata |
Kojto | 169:e3b6fe271b81 | 84 | ldr r1, =_edata |
Kojto | 169:e3b6fe271b81 | 85 | ldr r2, =_sidata |
Kojto | 169:e3b6fe271b81 | 86 | movs r3, #0 |
<> | 144:ef7eb2e8f9f7 | 87 | b LoopCopyDataInit |
<> | 144:ef7eb2e8f9f7 | 88 | |
<> | 144:ef7eb2e8f9f7 | 89 | CopyDataInit: |
Kojto | 169:e3b6fe271b81 | 90 | ldr r4, [r2, r3] |
Kojto | 169:e3b6fe271b81 | 91 | str r4, [r0, r3] |
Kojto | 169:e3b6fe271b81 | 92 | adds r3, r3, #4 |
<> | 144:ef7eb2e8f9f7 | 93 | |
<> | 144:ef7eb2e8f9f7 | 94 | LoopCopyDataInit: |
Kojto | 169:e3b6fe271b81 | 95 | // while (_sdata + r3 < _edata) |
Kojto | 169:e3b6fe271b81 | 96 | adds r4, r0, r3 |
Kojto | 169:e3b6fe271b81 | 97 | // if (r4 < r1) branch to CopyDataInit |
Kojto | 169:e3b6fe271b81 | 98 | cmp r4, r1 |
<> | 144:ef7eb2e8f9f7 | 99 | bcc CopyDataInit |
<> | 144:ef7eb2e8f9f7 | 100 | |
Kojto | 169:e3b6fe271b81 | 101 | |
<> | 144:ef7eb2e8f9f7 | 102 | /* Call the clock system intitialization function.*/ |
<> | 144:ef7eb2e8f9f7 | 103 | bl SystemInit |
<> | 150:02e0a0aed4ec | 104 | |
<> | 144:ef7eb2e8f9f7 | 105 | /* Call the application's entry point.*/ |
<> | 144:ef7eb2e8f9f7 | 106 | // bl main |
<> | 144:ef7eb2e8f9f7 | 107 | bl _start |
<> | 144:ef7eb2e8f9f7 | 108 | |
<> | 144:ef7eb2e8f9f7 | 109 | LoopForever: |
<> | 144:ef7eb2e8f9f7 | 110 | b LoopForever |
<> | 144:ef7eb2e8f9f7 | 111 | |
<> | 144:ef7eb2e8f9f7 | 112 | |
<> | 144:ef7eb2e8f9f7 | 113 | .size Reset_Handler, .-Reset_Handler |
<> | 144:ef7eb2e8f9f7 | 114 | |
<> | 144:ef7eb2e8f9f7 | 115 | /** |
<> | 144:ef7eb2e8f9f7 | 116 | * @brief This is the code that gets called when the processor receives an |
<> | 144:ef7eb2e8f9f7 | 117 | * unexpected interrupt. This simply enters an infinite loop, preserving |
<> | 144:ef7eb2e8f9f7 | 118 | * the system state for examination by a debugger. |
<> | 144:ef7eb2e8f9f7 | 119 | * |
<> | 144:ef7eb2e8f9f7 | 120 | * @param None |
<> | 144:ef7eb2e8f9f7 | 121 | * @retval : None |
<> | 144:ef7eb2e8f9f7 | 122 | */ |
<> | 144:ef7eb2e8f9f7 | 123 | .section .text.Default_Handler,"ax",%progbits |
<> | 144:ef7eb2e8f9f7 | 124 | Default_Handler: |
<> | 144:ef7eb2e8f9f7 | 125 | Infinite_Loop: |
<> | 144:ef7eb2e8f9f7 | 126 | b Infinite_Loop |
<> | 144:ef7eb2e8f9f7 | 127 | .size Default_Handler, .-Default_Handler |
<> | 144:ef7eb2e8f9f7 | 128 | /****************************************************************************** |
<> | 144:ef7eb2e8f9f7 | 129 | * |
<> | 144:ef7eb2e8f9f7 | 130 | * The minimal vector table for a Cortex M0. Note that the proper constructs |
<> | 144:ef7eb2e8f9f7 | 131 | * must be placed on this to ensure that it ends up at physical address |
<> | 144:ef7eb2e8f9f7 | 132 | * 0x0000.0000. |
<> | 144:ef7eb2e8f9f7 | 133 | * |
<> | 144:ef7eb2e8f9f7 | 134 | ******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 135 | .section .isr_vector,"a",%progbits |
<> | 144:ef7eb2e8f9f7 | 136 | .type g_pfnVectors, %object |
<> | 144:ef7eb2e8f9f7 | 137 | .size g_pfnVectors, .-g_pfnVectors |
<> | 144:ef7eb2e8f9f7 | 138 | |
<> | 144:ef7eb2e8f9f7 | 139 | |
<> | 144:ef7eb2e8f9f7 | 140 | g_pfnVectors: |
<> | 144:ef7eb2e8f9f7 | 141 | .word _estack |
<> | 144:ef7eb2e8f9f7 | 142 | .word Reset_Handler |
<> | 144:ef7eb2e8f9f7 | 143 | .word NMI_Handler |
<> | 144:ef7eb2e8f9f7 | 144 | .word HardFault_Handler |
<> | 144:ef7eb2e8f9f7 | 145 | .word 0 |
<> | 144:ef7eb2e8f9f7 | 146 | .word 0 |
<> | 144:ef7eb2e8f9f7 | 147 | .word 0 |
<> | 144:ef7eb2e8f9f7 | 148 | .word 0 |
<> | 144:ef7eb2e8f9f7 | 149 | .word 0 |
<> | 144:ef7eb2e8f9f7 | 150 | .word 0 |
<> | 144:ef7eb2e8f9f7 | 151 | .word 0 |
<> | 144:ef7eb2e8f9f7 | 152 | .word SVC_Handler |
<> | 144:ef7eb2e8f9f7 | 153 | .word 0 |
<> | 144:ef7eb2e8f9f7 | 154 | .word 0 |
<> | 144:ef7eb2e8f9f7 | 155 | .word PendSV_Handler |
<> | 144:ef7eb2e8f9f7 | 156 | .word SysTick_Handler |
<> | 144:ef7eb2e8f9f7 | 157 | .word WWDG_IRQHandler /* Window WatchDog */ |
<> | 144:ef7eb2e8f9f7 | 158 | .word 0 /* Reserved */ |
<> | 144:ef7eb2e8f9f7 | 159 | .word RTC_IRQHandler /* RTC through the EXTI line */ |
<> | 144:ef7eb2e8f9f7 | 160 | .word FLASH_IRQHandler /* FLASH */ |
<> | 144:ef7eb2e8f9f7 | 161 | .word RCC_IRQHandler /* RCC */ |
<> | 144:ef7eb2e8f9f7 | 162 | .word EXTI0_1_IRQHandler /* EXTI Line 0 and 1 */ |
<> | 144:ef7eb2e8f9f7 | 163 | .word EXTI2_3_IRQHandler /* EXTI Line 2 and 3 */ |
<> | 144:ef7eb2e8f9f7 | 164 | .word EXTI4_15_IRQHandler /* EXTI Line 4 to 15 */ |
<> | 144:ef7eb2e8f9f7 | 165 | .word 0 /* Reserved */ |
<> | 144:ef7eb2e8f9f7 | 166 | .word DMA1_Channel1_IRQHandler /* DMA1 Channel 1 */ |
<> | 144:ef7eb2e8f9f7 | 167 | .word DMA1_Channel2_3_IRQHandler /* DMA1 Channel 2 and Channel 3 */ |
<> | 144:ef7eb2e8f9f7 | 168 | .word DMA1_Channel4_5_IRQHandler /* DMA1 Channel 4 and Channel 5 */ |
<> | 144:ef7eb2e8f9f7 | 169 | .word ADC1_IRQHandler /* ADC1 */ |
<> | 144:ef7eb2e8f9f7 | 170 | .word TIM1_BRK_UP_TRG_COM_IRQHandler /* TIM1 Break, Update, Trigger and Commutation */ |
<> | 144:ef7eb2e8f9f7 | 171 | .word TIM1_CC_IRQHandler /* TIM1 Capture Compare */ |
<> | 144:ef7eb2e8f9f7 | 172 | .word 0 /* Reserved */ |
<> | 144:ef7eb2e8f9f7 | 173 | .word TIM3_IRQHandler /* TIM3 */ |
<> | 144:ef7eb2e8f9f7 | 174 | .word TIM6_IRQHandler /* TIM6 */ |
<> | 144:ef7eb2e8f9f7 | 175 | .word TIM7_IRQHandler /* TIM7 */ |
<> | 144:ef7eb2e8f9f7 | 176 | .word TIM14_IRQHandler /* TIM14 */ |
<> | 144:ef7eb2e8f9f7 | 177 | .word TIM15_IRQHandler /* TIM15 */ |
<> | 144:ef7eb2e8f9f7 | 178 | .word TIM16_IRQHandler /* TIM16 */ |
<> | 144:ef7eb2e8f9f7 | 179 | .word TIM17_IRQHandler /* TIM17 */ |
<> | 144:ef7eb2e8f9f7 | 180 | .word I2C1_IRQHandler /* I2C1 */ |
<> | 144:ef7eb2e8f9f7 | 181 | .word I2C2_IRQHandler /* I2C2 */ |
<> | 144:ef7eb2e8f9f7 | 182 | .word SPI1_IRQHandler /* SPI1 */ |
<> | 144:ef7eb2e8f9f7 | 183 | .word SPI2_IRQHandler /* SPI2 */ |
<> | 144:ef7eb2e8f9f7 | 184 | .word USART1_IRQHandler /* USART1 */ |
<> | 144:ef7eb2e8f9f7 | 185 | .word USART2_IRQHandler /* USART2 */ |
<> | 144:ef7eb2e8f9f7 | 186 | .word USART3_4_IRQHandler /* USART3 and USART4 */ |
<> | 144:ef7eb2e8f9f7 | 187 | .word 0 /* Reserved */ |
<> | 144:ef7eb2e8f9f7 | 188 | .word USB_IRQHandler /* USB */ |
<> | 144:ef7eb2e8f9f7 | 189 | |
<> | 144:ef7eb2e8f9f7 | 190 | /******************************************************************************* |
<> | 144:ef7eb2e8f9f7 | 191 | * |
<> | 144:ef7eb2e8f9f7 | 192 | * Provide weak aliases for each Exception handler to the Default_Handler. |
<> | 144:ef7eb2e8f9f7 | 193 | * As they are weak aliases, any function with the same name will override |
<> | 144:ef7eb2e8f9f7 | 194 | * this definition. |
<> | 144:ef7eb2e8f9f7 | 195 | * |
<> | 144:ef7eb2e8f9f7 | 196 | *******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 197 | |
<> | 144:ef7eb2e8f9f7 | 198 | .weak NMI_Handler |
<> | 144:ef7eb2e8f9f7 | 199 | .thumb_set NMI_Handler,Default_Handler |
<> | 144:ef7eb2e8f9f7 | 200 | |
<> | 144:ef7eb2e8f9f7 | 201 | .weak HardFault_Handler |
<> | 144:ef7eb2e8f9f7 | 202 | .thumb_set HardFault_Handler,Default_Handler |
<> | 144:ef7eb2e8f9f7 | 203 | |
<> | 144:ef7eb2e8f9f7 | 204 | .weak SVC_Handler |
<> | 144:ef7eb2e8f9f7 | 205 | .thumb_set SVC_Handler,Default_Handler |
<> | 144:ef7eb2e8f9f7 | 206 | |
<> | 144:ef7eb2e8f9f7 | 207 | .weak PendSV_Handler |
<> | 144:ef7eb2e8f9f7 | 208 | .thumb_set PendSV_Handler,Default_Handler |
<> | 144:ef7eb2e8f9f7 | 209 | |
<> | 144:ef7eb2e8f9f7 | 210 | .weak SysTick_Handler |
<> | 144:ef7eb2e8f9f7 | 211 | .thumb_set SysTick_Handler,Default_Handler |
<> | 144:ef7eb2e8f9f7 | 212 | |
<> | 144:ef7eb2e8f9f7 | 213 | .weak WWDG_IRQHandler |
<> | 144:ef7eb2e8f9f7 | 214 | .thumb_set WWDG_IRQHandler,Default_Handler |
<> | 144:ef7eb2e8f9f7 | 215 | |
<> | 144:ef7eb2e8f9f7 | 216 | .weak RTC_IRQHandler |
<> | 144:ef7eb2e8f9f7 | 217 | .thumb_set RTC_IRQHandler,Default_Handler |
<> | 144:ef7eb2e8f9f7 | 218 | |
<> | 144:ef7eb2e8f9f7 | 219 | .weak FLASH_IRQHandler |
<> | 144:ef7eb2e8f9f7 | 220 | .thumb_set FLASH_IRQHandler,Default_Handler |
<> | 144:ef7eb2e8f9f7 | 221 | |
<> | 144:ef7eb2e8f9f7 | 222 | .weak RCC_IRQHandler |
<> | 144:ef7eb2e8f9f7 | 223 | .thumb_set RCC_IRQHandler,Default_Handler |
<> | 144:ef7eb2e8f9f7 | 224 | |
<> | 144:ef7eb2e8f9f7 | 225 | .weak EXTI0_1_IRQHandler |
<> | 144:ef7eb2e8f9f7 | 226 | .thumb_set EXTI0_1_IRQHandler,Default_Handler |
<> | 144:ef7eb2e8f9f7 | 227 | |
<> | 144:ef7eb2e8f9f7 | 228 | .weak EXTI2_3_IRQHandler |
<> | 144:ef7eb2e8f9f7 | 229 | .thumb_set EXTI2_3_IRQHandler,Default_Handler |
<> | 144:ef7eb2e8f9f7 | 230 | |
<> | 144:ef7eb2e8f9f7 | 231 | .weak EXTI4_15_IRQHandler |
<> | 144:ef7eb2e8f9f7 | 232 | .thumb_set EXTI4_15_IRQHandler,Default_Handler |
<> | 144:ef7eb2e8f9f7 | 233 | |
<> | 144:ef7eb2e8f9f7 | 234 | .weak DMA1_Channel1_IRQHandler |
<> | 144:ef7eb2e8f9f7 | 235 | .thumb_set DMA1_Channel1_IRQHandler,Default_Handler |
<> | 144:ef7eb2e8f9f7 | 236 | |
<> | 144:ef7eb2e8f9f7 | 237 | .weak DMA1_Channel2_3_IRQHandler |
<> | 144:ef7eb2e8f9f7 | 238 | .thumb_set DMA1_Channel2_3_IRQHandler,Default_Handler |
<> | 144:ef7eb2e8f9f7 | 239 | |
<> | 144:ef7eb2e8f9f7 | 240 | .weak DMA1_Channel4_5_IRQHandler |
<> | 144:ef7eb2e8f9f7 | 241 | .thumb_set DMA1_Channel4_5_IRQHandler,Default_Handler |
<> | 144:ef7eb2e8f9f7 | 242 | |
<> | 144:ef7eb2e8f9f7 | 243 | .weak ADC1_IRQHandler |
<> | 144:ef7eb2e8f9f7 | 244 | .thumb_set ADC1_IRQHandler,Default_Handler |
<> | 144:ef7eb2e8f9f7 | 245 | |
<> | 144:ef7eb2e8f9f7 | 246 | .weak TIM1_BRK_UP_TRG_COM_IRQHandler |
<> | 144:ef7eb2e8f9f7 | 247 | .thumb_set TIM1_BRK_UP_TRG_COM_IRQHandler,Default_Handler |
<> | 144:ef7eb2e8f9f7 | 248 | |
<> | 144:ef7eb2e8f9f7 | 249 | .weak TIM1_CC_IRQHandler |
<> | 144:ef7eb2e8f9f7 | 250 | .thumb_set TIM1_CC_IRQHandler,Default_Handler |
<> | 144:ef7eb2e8f9f7 | 251 | |
<> | 144:ef7eb2e8f9f7 | 252 | .weak TIM3_IRQHandler |
<> | 144:ef7eb2e8f9f7 | 253 | .thumb_set TIM3_IRQHandler,Default_Handler |
<> | 144:ef7eb2e8f9f7 | 254 | |
<> | 144:ef7eb2e8f9f7 | 255 | .weak TIM6_IRQHandler |
<> | 144:ef7eb2e8f9f7 | 256 | .thumb_set TIM6_IRQHandler,Default_Handler |
<> | 144:ef7eb2e8f9f7 | 257 | |
<> | 144:ef7eb2e8f9f7 | 258 | .weak TIM7_IRQHandler |
<> | 144:ef7eb2e8f9f7 | 259 | .thumb_set TIM7_IRQHandler,Default_Handler |
<> | 144:ef7eb2e8f9f7 | 260 | |
<> | 144:ef7eb2e8f9f7 | 261 | .weak TIM14_IRQHandler |
<> | 144:ef7eb2e8f9f7 | 262 | .thumb_set TIM14_IRQHandler,Default_Handler |
<> | 144:ef7eb2e8f9f7 | 263 | |
<> | 144:ef7eb2e8f9f7 | 264 | .weak TIM15_IRQHandler |
<> | 144:ef7eb2e8f9f7 | 265 | .thumb_set TIM15_IRQHandler,Default_Handler |
<> | 144:ef7eb2e8f9f7 | 266 | |
<> | 144:ef7eb2e8f9f7 | 267 | .weak TIM16_IRQHandler |
<> | 144:ef7eb2e8f9f7 | 268 | .thumb_set TIM16_IRQHandler,Default_Handler |
<> | 144:ef7eb2e8f9f7 | 269 | |
<> | 144:ef7eb2e8f9f7 | 270 | .weak TIM17_IRQHandler |
<> | 144:ef7eb2e8f9f7 | 271 | .thumb_set TIM17_IRQHandler,Default_Handler |
<> | 144:ef7eb2e8f9f7 | 272 | |
<> | 144:ef7eb2e8f9f7 | 273 | .weak I2C1_IRQHandler |
<> | 144:ef7eb2e8f9f7 | 274 | .thumb_set I2C1_IRQHandler,Default_Handler |
<> | 144:ef7eb2e8f9f7 | 275 | |
<> | 144:ef7eb2e8f9f7 | 276 | .weak I2C2_IRQHandler |
<> | 144:ef7eb2e8f9f7 | 277 | .thumb_set I2C2_IRQHandler,Default_Handler |
<> | 144:ef7eb2e8f9f7 | 278 | |
<> | 144:ef7eb2e8f9f7 | 279 | .weak SPI1_IRQHandler |
<> | 144:ef7eb2e8f9f7 | 280 | .thumb_set SPI1_IRQHandler,Default_Handler |
<> | 144:ef7eb2e8f9f7 | 281 | |
<> | 144:ef7eb2e8f9f7 | 282 | .weak SPI2_IRQHandler |
<> | 144:ef7eb2e8f9f7 | 283 | .thumb_set SPI2_IRQHandler,Default_Handler |
<> | 144:ef7eb2e8f9f7 | 284 | |
<> | 144:ef7eb2e8f9f7 | 285 | .weak USART1_IRQHandler |
<> | 144:ef7eb2e8f9f7 | 286 | .thumb_set USART1_IRQHandler,Default_Handler |
<> | 144:ef7eb2e8f9f7 | 287 | |
<> | 144:ef7eb2e8f9f7 | 288 | .weak USART2_IRQHandler |
<> | 144:ef7eb2e8f9f7 | 289 | .thumb_set USART2_IRQHandler,Default_Handler |
<> | 144:ef7eb2e8f9f7 | 290 | |
<> | 144:ef7eb2e8f9f7 | 291 | .weak USART3_4_IRQHandler |
<> | 144:ef7eb2e8f9f7 | 292 | .thumb_set USART3_4_IRQHandler,Default_Handler |
<> | 144:ef7eb2e8f9f7 | 293 | |
<> | 144:ef7eb2e8f9f7 | 294 | .weak USB_IRQHandler |
<> | 144:ef7eb2e8f9f7 | 295 | .thumb_set USB_IRQHandler,Default_Handler |
<> | 144:ef7eb2e8f9f7 | 296 | |
<> | 144:ef7eb2e8f9f7 | 297 | /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/ |
<> | 144:ef7eb2e8f9f7 | 298 |